Claims
- 1. A system for disabling a failed element in response to temperature, comprising:
- first temperature sensitive means (Q1, Q2, Q3) for producing a temperature control signal (V3) having a first temperature control signal state (V3 low) indicative of a first temperature level (t2) and a second temperature control signal state (V3 high) indicative of a second temperature level (t1);
- a Control In logic signal having an enable state (high) and a reset state (low);
- a logic means (21, 37) connected to said first temperature sensitive means (Q1, Q2, Q3) and to said Control In logic signal;
- said logic means (21, 37) producing a Control Out signal in a first Control Out signal state (high) for disabling said element in response to said temperature control signal in said first temperature control signal state (V3 high);
- said logic means (21, 37) producing said Control Out signal in a second Control Out signal state (low) in response to said temperature control signal in said second temperature control signal state (V3 low) and said Control In logic signal changing state through a complete cycle.
- 2. The system of claim 1 wherein
- said first temperature sensitive means (Q1, Q2, Q3) includes a negative coefficient heat responsive transistor (Q1), and means for biasing (I1, R1) said negative coefficient heat responsive transistor (Q1) at a first bias level (V.sub.BE2) indicative of said first temperature (t2); and
- means (I2, I3, D1, Q1, Q3) for alternating said bias to said negative coefficient heat responsive transistor (Q1) to a second bias level (V.sub.BE1); said second bias level indicative of said second temperature (t1).
- 3. A temperature sensitive system for producing a output signal comprising:
- a negative coefficient temperature transistor (Q1);
- means for biasing said negative coefficient temperature transistor (Q1) including a resistor (R1) connected to the base of said negative coefficient temperature transistor (Q1) and a first current source (I1) connected to said resistor (R1);
- a second current source (I2) connected to the collector of said negative coefficient temperature transistor (Q1);
- a transistor pair (Q2, Q3);
- a first transistor (Q2) of said transistor pair connected with its base connected to the collector of said negative coefficient temperature transistor (Q1) and a second transistor (Q3) of said transistor pair connected with its base to said collector of said negative coefficient temperature transistor (Q1);
- a third current source (I3) connected to the collector of said first transistor (Q2), and to said means for biasing (R1) said negative coefficient transistor (Q1);
- a fourth current source (I4) connected to said second transistor (Q3);
- said negative coefficient temperature transistor (Q1) current increasing in response to increasing temperature;
- said first and second transistor (Q2, Q3) current decreasing in response to said increasing current of said negative coefficient temperature transistor (Q1);
- said current from said third current source (I3) being diverted to said resistance (R1) in response to said decreasing current in said first and second transistor (Q2, Q3);
- said current through said resistance (R1) increasing in response to said diverted current from said third current source (I3) and increasing said bias to said negative coefficient temperature transistor (Q1) and increasing the current level in said negative coefficient temperature transistor (Q1);
- said decreasing current in said first and second transistors (Q2, Q3) producing a set signal; and
- logic means (21) having an input terminal (41) connected to receive said set signal for producing a Control Out signal at an output terminal, of said logic means.
- 4. The system of claim 3, wherein:
- said means for biasing (I1, R1) biases said negative coefficient temperature transistor (Q1) for conduction at a first bias level (V.sub.BE2) corresponding to a first temperature (t2);
- said diverted current from said third current source (I3) biases said negative coefficient temperature transistor (Q1) at a second bias level (V.sub.BE1) corresponding to a second temperature (t1); and
- said first temperature (t2) is higher than said second temperature (t1).
- 5. A reset control system, comprising:
- (a) a first transistor Q1 having a negative temperature coefficient and a first current source (I2) connected to said first transistor;
- (b) a first bias means (R1, I1) connected to said first transistor for biasing said transistor;
- (c) a first temperature (t2) corresponding to a first temperature threshold;
- (d) a second temperature (t1) corresponding to a second temperature threshold;
- (e) said first bias means (R1) for setting the bias level (V.sub.BE2) for said first transistor (Q1) for a first current level (I2) at said first temperature (t2);
- (f) a second bias means connected to said first bias means (R1);
- (g) said second bias means including a second transistor (Q2) and a second current source (I3); said second current source (I3) connected to said second transistor (Q2) and to said first bias means (R1);
- (h) said first current source (I2) connected to said second transistor (Q2) to provide bias current to said second transistor (Q2);
- (i) said first transistor (Q1) connected to said second transistor (Q2) and arranged to divert said bias current of said second transistor (Q2) when said temperature of said first transistor (Q1) is above said first temperature threshold (t2);
- (j) said second current source (I3) is arranged to supply current to said first bias means (R1) when said first transistor (Q1) diverts said bias current of said second transistor (Q2) and to set a bias level (V.sub.BE1) for said first transistor (Q1) for a second current level (I2) at said second temperature (t1).
- 6. The reset control of claim 5, wherein:
- (k) said first temperature (t2) is higher than said second temperature (t1).
- 7. The reset control of claim 6, wherein:
- (l) said first means (R1), includes a bias current source (I1) connected to said bias means (R1).
- 8. The reset control of claim 6, wherein,
- (v) said second transistor (Q2) is at saturation when said first transistor (Q1) is at cut off.
- 9. The reset control of claim 5, including:
- (aa) a diode (D1) connecting said second current source (I3) to said first bias means (R1) and wherein,
- (ab) said diode (D1) is arranged to be reversed biased when said first transistor (Q1) temperature is below said first temperature threshold (t2), and
- (ac) said diode (D2) is arranged to be forward biased when said first transistor (Q1) temperature is above said first temperature threshold t2.
- 10. The reset control of claim 5; including:
- (m) a third transistor (Q3) connected to be supplied with bias current from said first current source (I2);
- (n) a third current source (I4) connected to said third transistor (Q3);
- (o) said third transistor having an output terminal (41) at the connection of said third current source I4 to said third transistor;
- (p) said third transistor (Q3) is arranged to provide an output signal (V1) at a first level (high) to said output terminal (41) when said first transistor (Q1) is above first temeperature (t2);
- (q) said third transistor (Q3) arranged to provide a said output signal (V1) at a second level (low) at said output terminal (41) when said first transistor (Q1) is below second temperature (t1).
- 11. The reset control of claim 10, including:
- (w) a first logic means (21) having a set terminal connected to said output terminal (41) and having a reset terminal connected to a Control In.sub.-- logic signal (V2);
- (x) said first logic means (21) is arranged to provide said a Control Out signal in a first state (high) in response to said output signal at said first level (high);
- (y) said first logic means (21) having an input terminal (43) connected to receive a Control In signal having a first state and a second state;
- (z) said first logic means (21) arranged to provide said Control Out signal at a second state (low) in response to said output signal at said second level (low) and said first Control In logic signal cycling to said second state and to said first state.
- 12. The reset control of claim 10, wherein:
- (r) said first temperature (t2) is higher than said second temperature (t1).
- 13. The reset control of claim 12 and wherein,
- (s) said first transistor (Q1) is at saturation when above said first temperature (t2).
- 14. The reset control of claim 13, wherein,
- (t) said second transistor (Q2) and said third transistor (Q3) are at cutoff in response to first transistor (Q1) at saturation.
- 15. The reset control of claim 14, wherein:
- (u) said first transistor (Q1) is at cutoff at said second temperature (t1).
- 16. A system for disabling a failed element in response to temperature, comprising:
- first temperature sensitive means (Q1, Q2, Q3) for producing a temperature control signal (V3) having a first temperature control signal state (V3 low) indicative of a first temperature level (t2) and a second temperature control signal states (V3 high) indicative of a second temperature level (t1);
- a Control In logic signal having an enable state (high) and a reset state (low);
- a logic means (21, 37) connected to said first temperature sensitive means (Q1, Q2, Q3) and to said Control in logic signal;
- said logic means (21, 37) producing a Control Out signal in a first Control Out signal state (high) for disabling said element in response to said temperature control signal in said first temperature control signal state (V3 high);
- said logic means (21, 37) producing said Control Out signal in a second Control Out signal state (low) in response to said temperature control signal in said second temperature control signal state (V3 low) and said Control In logic signal changing state through a complete cycle;
- said first temperature sensitive means (Q1, Q2, Q3) includes a negative coefficient heat responsive transistor (Q1), and means for biasing (I1, R1) said negative coefficient heat responsive transistor (Q1) at a first bias level (V.sub.BE2) indicative of said first temperature (t2); and
- means (I2, I3, D1, Q1, Q3) for alternating said bias to said negative coefficient heat responsive transistor (Q1) to a second bias level (V.sub.BE1); said second bias level indicative of said second temperature (t1).
Parent Case Info
This is a continuation of application Ser. No. 08/203,954, filed Mar. 1, 1994, Abandoned.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4092693 |
Ishikawa et al. |
May 1978 |
|
4345218 |
Congdon et al. |
Aug 1982 |
|
5099381 |
Wilcox |
Mar 1992 |
|
5267118 |
Marshall et al. |
Nov 1993 |
|
5359236 |
Giordano et al. |
Oct 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
203954 |
Mar 1994 |
|