The present disclosure relates to high-voltage circuitry and, more particularly, to a high voltage circuit and a varying-voltage system that are constructed using low-voltage electronic components.
In a high-voltage circuit and/or system, a varying voltage may be needed that can vary over a wide range of high-voltage domain, for example, from ground to a high supply voltage. Traditionally, a high voltage power source requires high voltage electronic components, such as high-voltage MOSFETs. The fabrication of high-voltage electronic components, however, tend to be very costly due to the extra mask and the die area required. Moreover, high-voltage electronic components are more prone to failure due to the high operating voltage.
Accordingly, in a variety of applications, a need exists for a varying voltage source with a high dynamic range that is simpler and less costly to manufacture.
Another need exists for a varying voltage source with a high dynamic range that can be constructed of components that are less susceptible to failure, such as low voltage domain electronic components, as low voltage transistors are more susceptible.
The present disclosure provides a varying high voltage source apparatus implemented with low voltage domain electronic components, that are less costly to manufacture, is devoid of high-voltage transistor components. More specifically, disclosed is a varying high voltage source implemented with a current sink to ground that is connected to a pull-up resistor to the high voltage power supply, which is beyond prior technology limit. The disclosed high voltage circuit apparatus comprises a pull up resistance module, a low voltage domain current mirror module, and a plurality of cascode cell stages coupled intermediate there between. A first of the cascode cell stages is coupled to the pull up resistance module, while a last of the cascode cell stages is coupled to the low voltage domain current mirror module. A clamping voltage source is also coupled to the last of the cascode cell stages. The voltage source can vary by programming the current of the current sink so that the output voltage is a voltage drop below the high voltage power supply. The current sink is protected with cascode cells to limit the voltage levels seen across the terminals of each transistor. The number of cascode cells that are used may be determined by the voltage difference between the low and high voltage power supplies. In the present disclosure, the current sink is constructed with the lowest voltage transistors available for slightly higher dynamic range and reduced 1/f noise, which is a concern for system utilizing a high voltage source.
The resistors can withstand voltages beyond prior technology limits, but typically current sources cannot because they are built with MOSFETs that will experience time dependent dielectric breakdown and/or hot carrier effects if the terminal voltages are too high.
The voltage source dynamic range is made to be nearly as much as the entire high voltage power rail (to ground) by using a parallel biasing leg for the cascode stages that tracks with the main current sink. Additionally, a voltage clamp is included to maintain the proper voltage across the low voltage current sink while programming the output voltage throughout its full dynamic range.
According to one aspect, the present disclosure provides a high voltage circuit apparatus comprising a pull up resistance module, a plurality of cascode cell stages, a first of the cascode cell stages being coupled to the pull up resistance module, a low voltage domain current mirror module coupled to a last of the cascode cell stages, and a clamping voltage source coupled to the last of the cascode cell stages. The circuit apparatus is devoid of high-voltage transistor components.
According to another aspect, the present disclosure provides a programmable high voltage circuit comprising a current branch, a pull up resistance module coupled to the current branch to provide a output voltage, a bias branch coupled to the pull up resistance module, and a low voltage current mirror coupled to the current branch and the bias branch. The programmable high voltage circuit is devoid of high-voltage transistor components.
The various features and advantages of the present invention may be more readily understood with reference to the following detailed description taken in conjunction with the accompanying drawings, wherein like reference numerals designate like structural elements, and in which:
Referring now to
Transistor MH0 of pull up resistance module 120 is the main output current leg that generates output voltage Vout. Transistor MHB1 of cascode cell 150-1 is the bias leg that generates node voltage VG. The diode connected transistor MHD1 determines the voltage drop for cascode cell 150-1. Similarly, transistor MHD2 determines the voltage drop for cascode cell 150-2. Transistors MHD1 and MHD2 can be built with multiple diode connected transistors in series to give more voltage drop per cascode cell. The difference between high voltage VHI and low voltage VLO determines how many cascode cells are stacked on top of each other. The number of cascode cells 150 used in circuit 100 may be determined by taking the high limit range of the voltage source, typically a direct current voltage source, and dividing it by the low voltage limit performance parameter of the transistor components used within the cascode cells. The resulting number approximates the number of cascode cells or stages required, however, for optimal performance, at least one additional cascode cell may be included in the series or stack of cascode cells. For example, in one embodiment, each cascode cell stack may correspond to a voltage drop of about 3.0˜4.0 volts/stack. For example, in one embodiment, high voltage VHI may be 20.0 volts and low voltage VLO may be 3.0 volts. As such, a stack of seven cascode cells 150 may be required in apparatus 100. Note that all of transistors ML1, ML2, ML3, MH0, MHB1, MHD1, MH1, MHB2, MHD2, MH2, and MPROT in apparatus 100 are low voltage devices. In the embodiment disclosed in
In one embodiment, transistor MPROT of clamping voltage source 140 provides a node voltage V2 so as to ensure that node voltages VML2 and VML3 do not fall to low or go to high throughout the full programmable range of Vout. If node voltages VML2 and VML3 become too low, transistors ML2 and ML3 would not have enough drain to source voltage to keep them in the saturation region which would decrease parallel bias leg current IB and output current Iout, respectively. If node voltages VML2 and VML3 become too high, the drain to source voltages of transistors ML2 and ML3, respectively, could exceed the technology limits.
As output current Iout is programmed from its minimum to maximum current value, output voltage Vout tracks this programming and changes from its maximum to minimum voltage value. Accordingly, the cascode stages successively collapse (i.e., the cascode stages change from a high output impedance cascode stage to a low impedance pass through stage). However, throughout the programmable range, current source I0 of current mirror 130 does not collapse and continues to function as a high impedance current source. This enables output voltage Vout to change linearly from maximum to minimum voltage values across a very wide voltage range.
In light of the foregoing, the reader can appreciate that the disclosed apparatus and method can save on production costs, since additional high voltage technology masks are not needed in the component manufacturing process. Although the apparatus of the present disclosure provides a DC high voltage source, in certain embodiments, the apparatus of the present disclosure may provide an AC high voltage source. It is to be understood that the above-described embodiments are merely illustrative of some of the many specific embodiments that represent applications of the principles discussed above. Clearly, numerous and other arrangements can be readily devised by those skilled in the art without departing from the scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
5801523 | Bynum | Sep 1998 | A |
8063624 | Ribeiro do Nascimento et al. | Nov 2011 | B2 |
20080007243 | Matsumoto et al. | Jan 2008 | A1 |
20120256613 | Bellaouar et al. | Oct 2012 | A1 |
20140125404 | Kumar et al. | May 2014 | A1 |
Number | Date | Country | |
---|---|---|---|
61776146 | Mar 2013 | US |