Claims
- 1. A system for transferring data between central units of processors in a multi-processor system, said system comprising central units with central memories, an internal bus for the transmission of data between individual ones of said central units, joint memories, and copying means for clocking the joint memories; and wherein
- the central units of processors are separated from said internal bus by said joint memories, a data transfer among all the joint memories is effected by said copying means;
- each of said joint memories includes its own address generation means responsive to common clock synchronization signals of the copying means transmitted to all of the joint memories for simultaneous transfer of data without transference of address signals among all the joint memories and;
- all of said address generation means generate the same address concurrently in response to said clock synchronization signals without a computation of separate addresses, thereby permitting continuous transfer of data independently of any normal operation of said central units.
- 2. A system according to claim 1, characterized in that timing signals of the copying means provide for the copying of data of a writing block associated with a central unit or processor to the corresponding blocks of other ones of said central units simultaneously, the writing block being a portion of a joint memory.
- 3. A system according to claim 1, characterized in that transfer of data between the joint memories is carried out completely without burdening the central units or the processors.
- 4. A system according to claim 1, wherein, in each if said joint memories, said generation means includes an address counter, and wherein the addressing of data in a copying operation of said copying means is carried out between the joint memories by means of said address counters, said counters being synchronized by the copying means.
- 5. A system according to claim 1 wherein for each central unit of processor, one of said joint memories is connected to a corresponding central unit or processor.
Parent Case Info
This is a continuation of application Ser. No. 277,006, filed June 24, 1981, abandoned.
US Referenced Citations (12)
Continuations (1)
|
Number |
Date |
Country |
Parent |
277006 |
Jun 1981 |
|