Claims
- 1. A method of forming source/drain regions for a bottom gated thin film field effect transistor comprising the following steps:
- forming a bottom gate;
- forming first and second source/drain blocks opposingly adjacent the bottom gate and elevationally higher than the gate; and
- forming a thin film transistor layer over the first and second source/drain blocks, the thin film transistor layer and the first and second source/drain blocks together forming source/drain regions which are thicker than an intervening thin film transistor channel region.
- 2. The method of forming source/drain regions of claim 1 further comprising forming a gate insulating layer over the bottom gate, and wherein the gate insulating layer is formed before the first and second source/drain blocks are formed.
- 3. The method of forming source/drain regions of claim 1 further comprising forming a gate insulating layer over the bottom gate, and wherein the gate insulating layer is formed after the first and second source/drain blocks are formed.
- 4. The method of forming source/drain regions of claim 1 wherein the thin film transistor layer and the source/drain blocks constitute the same material.
- 5. The method of forming source/drain regions of claim 1 wherein the thin film transistor layer and the source/drain blocks comprise conductively doped polysilicon.
- 6. The method of forming source/drain regions of claim 1 wherein the bottom gate is formed before the source/drain blocks.
- 7. A method of forming source/drain regions for a thin film field effect transistor comprising the following steps:
- forming a transistor gate;
- forming first and second source/drain blocks opposingly adjacent the transistor gate and elevationally higher than the gate; and
- forming a thin film transistor layer over the first and second source/drain blocks, the thin film transistor layer and the first and second source/drain blocks together forming source/drain regions which are thicker than an intervening thin film transistor channel region.
- 8. The method of forming source/drain regions of claim 7 wherein the transistor gate is formed before the source/drain blocks.
- 9. The method of forming source/drain regions of claim 7 wherein the thin film transistor layer and the source/drain blocks constitute the same material.
- 10. The method of forming source/drain regions of claim 7 wherein the thin film transistor layer and the source/drain blocks comprise conductively doped polysilicon.
- 11. The method of forming source/drain regions of claim 7 wherein the transistor gate is a bottom gate for the field effect transistor.
- 12. A method of forming a bottom-gated thin film field effect transistor comprising the following steps:
- forming a transistor bottom gate on a substrate;
- at least local planarizing in the vicinity of the bottom gate to form a substantially planar upper bottom gate surface which is substantially co-planar with adjacent upper surfaces of the substrate;
- after the planarizing, forming a thin film transistor layer over the bottom gate, the thin film transistor layer comprising first and second conductively doped active areas separated by an intervening thin film channel region, the thin film transistor layer having a thickness;
- after forming the thin film transistor layer, forming a masking layer to cover the thin film channel region and outwardly expose the first and second active areas;
- after forming the masking layer, providing a layer of polysilicon over the masking layer and the first and second active areas; and
- polishing the layer of polysilicon to at least in part define discrete first and second source/drain blocks, the first and second source/drain blocks electrically interconnecting with the respective thin film first and second active areas to define composite first and second conductively doped transistor active regions having a thickness which is greater than the thin film layer thickness.
- 13. The method of forming a bottom-gated thin film field effect transistor of claim 12 further comprising forming a gate insulating layer over the bottom gate, and wherein the gate insulating layer is formed before the first and second source/drain blocks are formed.
RELATED PATENT DATA
This patent resulted from a continuation application under 37 CFR .sctn. 1.60(b) of prior application Ser. No. 08/132,705 filed on Oct. 6, 1993, entitled "Thin Film Transistors and Method of Making", by the following named inventors: Charles H. Dennison and Monte Manning, now abandoned.
Government Interests
This invention was made with Government support under Contract No. MDA972-92-C-0054 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
US Referenced Citations (12)