Claims
- 1. An amplifier, comprising:
a substrate; a plurality of switched current mirrors disposed on the substrate; and a plurality of switching transistors, disposed on the substrate, that enable or disable the plurality of switched current mirrors.
- 2. The amplifier of claim 1, wherein each of the plurality of switched current mirrors is enabled or disabled using a selected one of the plurality of switching transistors.
- 3. The amplifier of claim 2, wherein course gain changes are made by varying the number of switched current mirrors that are enabled.
- 4. The amplifier of claim 1, wherein the amplifier has a power-on mode of operation and a power-down mode of operation, and a software control bit is used to switch between the power-on mode of operation and the power-down mode of operation.
- 5. The amplifier of claim 1, wherein the amplifier operates in a burst mode.
- 6. The amplifier of claim 1, further comprising:
an internal transistor amplifier; a level shifter coupled to an input port of the internal transistor amplifier; and a switch used to couple the level shifter to a voltage source or to a current sink to ground, wherein the amplifier produces an output current proportional to an input current when the switch couples the level shifter to the current sink to ground, and wherein the output current is turned off when the switch couples the level shifter to the voltage source.
- 7. The amplifier of claim 1, wherein at least one of the plurality of switched current mirrors is always enabled during an output burst-on state of the amplifier.
- 8. The amplifier of claim 1, wherein the plurality of switched current mirrors are controlled using a thermometer code.
- 9. The amplifier of claim 1, wherein an input signal is coupled to a diode-connected transistor.
- 10. The amplifier of claim 1, wherein the amplifier comprises:
an internal transistor amplifier that is used to reduce an input impedance of the amplifier.
- 11. The amplifier of claim 1, wherein the amplifier is a type class-A amplifier.
- 12. The amplifier of claim 1, wherein the amplifier is a type class-AB amplifier.
- 13. The amplifier of claim 1, wherein the amplifier power consumption scales with the amplifier output level.
- 14. The amplifier of claim 1, further comprising:
a plurality of switched current sources, wherein the plurality of switched current sources are used to adjust a bias current of the amplifier.
- 15. The amplifier of claim 14, wherein fine gain changes are made by adjusting the bias current.
- 16. The amplifier of claim 1, wherein the amplifier is differential.
- 17. The amplifier of claim 1, wherein the amplifier includes electrostatic discharge protection on an input port of the amplifier.
- 18. The amplifier of claim 17, wherein the electrostatic discharge protection comprises a first grounded-gate NMOS device in parallel with a second grounded-gate NMOS device.
- 19. The amplifier of claim 18, wherein the first grounded-gate NMOS device is a thin-gate-oxide device and the second grounded-gate NMOS device is a thick-gate-oxide device.
- 20. The amplifier of claim 1, wherein the amplifier includes electrostatic discharge protection on an output port of the amplifier.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 10/163,143, filed Jun. 7, 2002 (now U.S. Pat. No. 6,747,510), incorporated herein by reference in its entirety, which claims the benefit of U.S. Provisional Application No. 60/296,481, filed Jun. 8, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60296481 |
Jun 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10163143 |
Jun 2002 |
US |
Child |
10861379 |
Jun 2004 |
US |