Apparatus, systems and methods for generating voltage excitation waveforms

Information

  • Patent Grant
  • 10268220
  • Patent Number
    10,268,220
  • Date Filed
    Thursday, July 14, 2016
    8 years ago
  • Date Issued
    Tuesday, April 23, 2019
    5 years ago
Abstract
A method described herein includes describing a load current with a discrete time function. The method includes using a first frequency and a second frequency to provide an approximation of the described load current, wherein a transform applied to the discrete time function identifies the first frequency and the second frequency. The method includes estimating a loop inductance and a loop resistance of a wire loop by exciting a transmit circuit with a voltage reference step waveform, wherein the transmit circuit includes the wire loop. The method includes scaling the approximated load current to a level sufficient to generate a minimum receive voltage signal in a receiver at a first distance between the wire loop and the receiver. The method includes generating a first voltage signal using the scaled load current, estimated loop inductance, and estimated loop resistance. The method includes exciting the transmit circuit with the first voltage signal.
Description
CROSS REFERENCE TO RELAYED APPLICATIONS

Not applicable.


STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT

Not applicable.


THE NAMES OF THE PARTIES TO A JOINT RESEARCH AGREEMENT

Not applicable.


BACKGROUND

Apparatus, systems and methods are described herein for providing certain properties in transmit waveforms for use by a companion receiver in determining direction of approach relative to a transmitting source.





BRIEF DESCRIPTION OF DRAWINGS


FIG. 1 shows the components of a transmit circuit, under an embodiment.



FIG. 2 shows the components of a receive circuit, under an embodiment.



FIG. 3 shows time varying magnetic flux density generated by a current in a long wire, under an embodiment.



FIG. 4 shows time varying magnetic flux density generated by a current in a multi-turn air core loop, under an embodiment.



FIG. 5 shows time varying magnetic flux density generated by a current in a multi-turn ferrite core loop, under an embodiment.



FIG. 6 shows a loop antenna, under an embodiment.



FIGS. 7A-7C demonstrates excitation characteristics for a dominantly inductive wire load, under an embodiment.



FIGS. 8A-8C demonstrates excitation characteristics for a dominantly inductive wire load, under an embodiment.



FIGS. 9A-9C demonstrate excitation characteristics for a for a dominantly resistive long wire load, under an embodiment.



FIGS. 10A-10C demonstrate excitation characteristics for a for a dominantly resistive long wire load, under an embodiment.



FIG. 11 shows reference current IL (t) resulting from the discrete time function IL(nΔt), under an embodiment.



FIG. 12 shows phasor Φ(nΔt) rotating about a unit circle, under an embodiment.



FIG. 13 shows the frequency content of a desired current provided by a discrete time function, under an embodiment.



FIG. 14 shows a first carrier component of a desired current, under an embodiment.



FIG. 15 shows a second carrier component of a desired current, under an embodiment.



FIG. 16 shows a two carrier approximation of a desired current, under an embodiment.



FIG. 17 shows voltage amplitudes Vout and VC as a function of time(seconds), under an embodiment.



FIG. 18 shows a transmit circuit, under an embodiment.



FIG. 19 shows a voltage step waveform, under an embodiment.



FIG. 20 shows a voltage signal resulting from a voltage step waveform, under an embodiment.



FIG. 21 shows a graph of an impedance vector, under an embodiment.



FIG. 22 shows a voltage signal generated by the transmit circuit, under an embodiment.



FIG. 23 shows a graph of an impedance vector, under an embodiment.



FIG. 24 shows a graph of an impedance vector, under an embodiment.



FIG. 25 shows a graph of an impedance vector, under an embodiment.





DETAILED DESCRIPTION

An electronic animal containment system is described with direction-of-approach determination, or direction-sensitive capabilities. The direction-sensitive animal containment system generally contains a transmitter unit connected to a wire loop bounding a containment area and a receiver unit carried by the animal. The transmit unit provides certain properties in transmit waveforms for use by a companion receiver in determining direction of approach relative to the wire loop bounding the containment area.


Multiple embodiments of an electronic animal containment system provide varying methods for generating the required current in the wire loop. Under one embodiment, a containment signal generator may convert an uneven duty cycle square wave into an asymmetric triangle wave. Under another embodiment, a containment signal generator includes a discrete triangle wave generator allowing the adjustment of the rising and falling slopes. Under this embodiment, the discrete triangle wave generator directly drives the output current drivers and provides two amplitude levels for the triangle waveform.


Under either embodiment, the circuit parameters, Ltotal and Rtotal determine the generating signal required to produce the desired current by the equation:











V
generator



(
t
)


=



R
total

*


I
desired



(
t
)



+


L
total

*



dl
desired



(
t
)


dt







(
1
)








A companion receiver is responsive to:

Vreceive(t)=KRx*dβ/dt  (2)

where


dβ/dt is the rate of change of the magnetic flux density; dβ/dt is dependent upon dI(t)/dt

KRx=n*A*uc−Rx


n=number of turns in the receive core


A=area of the receive core (m2)


Uc−Rx=geometry dependent relative permeability of the receive core


Under one embodiment of an electronic animal containment system, a containment signal generator produces an uneven duty cycle square wave. A long wire load (or perimeter boundary wire) connected to the transmitter may result in an asymmetric triangle current flowing through the wire. This is true when the load is predominantly inductive under an embodiment, hence:











V
generator



(
t
)


=


L
total

*



dI
desired



(
t
)


dt






(
3
)









dI
desired



(
t
)


dt

=



V
generator



(
t
)


/

L
total






(
4
)








Under this specific condition, an uneven duty cycle square wave will produce the desired asymmetry in the wire current.


Under another embodiment, a containment signal generator includes a discrete triangle wave generator allowing the adjustment of the rising and falling slopes. The discrete triangle wave generator directly drives the output current drivers and provides two amplitude levels for the triangle waveform. However, the desired asymmetry is produced only when the load is predominantly resistive under an embodiment, hence:

Vgenerator(t)=Rtotal*Idesired(t)  (5)
Idesired(t)=Vgenerator(t)/Rtotal  (5)

Under this specific condition a discrete triangle wave generator with adjustable rising and falling slopes produce the desired asymmetry.


Magnetic Field Relationships between the Transmitter and Receiver


System Model



FIG. 1 shows the components of a transmit circuit 100. FIG. 1 shows a signal generator 102 connected to an amplifier 120. The amplifier is connected to transmit components comprising resistor Rseries 104, which is in series with inductor LLoop 106, which is in series with resistor RLoop 108, which is in series with resistor Rsense 110. The transmit components are indicated in bold as shown in FIG. 1. Current IL (t) 112 flows through the transmit components. The amplifier 120 may be any amplifier topology with sufficient power output capability to produce Vout(t) and IL (t) for the given load. Note that Vout(t) is given by the following equation:

Vout(t)=(Rseries+RLoop+Rsense)*IL(t)+LLoop*dIL(t)/dt.  (7)



FIG. 1 also shows analog-to-digital convertors 114 and 116 respectively connected to the transmit loop at points 118 and 120. An analog-to-digital converter (ADC) is a device that converts a continuous physical quantity (in this case, IL(t) produces a voltage across Rsense) to a digital number that represents the quantity's amplitude. The conversion involves quantization of the input, so it necessarily introduces a small amount of error. Furthermore, instead of continuously performing the conversion, an ADC does the conversion periodically, sampling the input. The result is a sequence of digital values that have been converted from a continuous-time and continuous-amplitude analog signal to a discrete-time and discrete-amplitude digital signal. The summation component 120 of the transmit circuit combines the voltage amplitude at point 118 and point 120 to approximate the voltage drop across Rsense, i.e. VC(t) 124.



FIG. 2 shows the components of a receive circuit 200. FIG. 2 shows interference 202 and time varying magnetic flux density,








d





β

dt

,





204 presented to the receive components. Vsensor(t) 206 is the voltage rendered by the receive R-L-C circuit. The receive components include inductor Ls 208 and resistor Rs 210 in series. The receive components are in parallel with resistor RL 212 and capacitor CRES 214 which are in series with each other. The parallel circuit components are also in series with capacitor C 216. Points 220 and 222 represent respective inputs for Z Amplifier 230, Y Amplifier 240, and X Amplifier 250. VZReceive(t) 260 represents the output voltage of the Z Amplifier. VYReceive(t) 270 represents the output voltage of the Y Amplifier. VXReceive(t) 280 represents the output voltage of the X Amplifier. Typically, the inductors, Ls, associated with each amplifier circuit (X, Y, and Z) are oriented orthogonal to one another. Note that for the sake of simplicity, the systems and methods described below refer to a single amplifier of a receiver. VRx sensor(t) indicates the amplifier input voltage under an embodiment. VReceive(t) represents amplifier output voltage.


Magnetic Field Relationships



FIG. 3 shows the time varying magnetic flux density generated by a current in a long wire. FIG. 3 shows an inductor LL 302 in series with a resistor RL 304 which reflect the circuit model for a long wire under an embodiment. FIG. 3 shows current IL 306. The point x 308 represents the distance to the wire in meters. The point X 310 shows the magnetic flux density travelling into the page. The time varying magnetic flux density is governed by the following equations:







u
0

=

4

π
*

10

-
7




(

Henry
meter

)









I


(
t
)


=

loop





current






(
amps
)








x
=

distance





to





point






(
meters
)









β


(
t
)


=



I
L



(
t
)




(


u
0


2

π





x


)







The time varying flux density at point x is specifically given by

dβ/dt=dIL(t)/dt*(u0/2πx)  (8)



FIG. 4 shows time varying magnetic flux density generated by a current in a multi-turn air core loop. FIG. 4 shows the direction of the time varying magnetic flux density 402. The multi-turn air core loop 404 comprises n turns, nL. Current IL enters the page at points 408 and exits the page at points 406. The coil 404, i.e. each loop turn, comprises a radius rL 410. The time varying magnetic flux density at a point x along the coil axis shown is governed by the following equations:






β
=


I


(
t
)


*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)










d






β
/
dt


=



dI


(
t
)


/
dt

*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)











I
L



(
t
)


=

loop





current






(
amps
)









u
0

=

4

π
*

10

-
7




(

Henry
meter

)









n
L

=

number





of





turns






The time varying flux density at point x along the coil axis is specifically given by










d






β
/
dt


=



dI


(
t
)


/
dt

*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)







(
9
)








FIG. 5 shows time varying magnetic flux density 502 generated by a current in a multi-turn ferrite core loop 504. The ferrite core loop comprises n turns, nL 506. The coil 504, i.e. each loop turn, comprises a radius rL 508. FIG. 5 shows the direction of the time varying magnetic flux density 502 and direction of current IC 510. The time varying magnetic flux density at a point x along the coil axis is governed by the following equations:






β
=


I


(
t
)


*

u

c
-
Tx


*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)










d






β
/
dt


=



dI


(
t
)


/
dt

*

u

c
-
Tx


*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)











I
L



(
t
)


=

loop





current






(
amps
)









u
0

=

4

π
*

10

-
7




(

Henry
meter

)









u

c
-
Tx


=

10





to





100






(

typical





relative





permeability





of





the





ferrite





transmitter





core





geometry





and





material

)









n
L

=

number





of





turns






The time varying flux density at point x along the coil axis is specifically given by










d






β
/
dt


=




dI
L



(
t
)


/
dt

*

u

c
-
Tx


*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)







(
10
)








Receiver Output Voltage


Receive sensor output voltage results from proximity to a time varying magnetic flux density. FIG. 6 show an “n” turn 602 loop antenna 604 with area “A” 608. Note that the area A represents the area of one loop antenna turn. The upwardly directed arrows represent time varying magnetic flux density 610. The parameter a 620 represents the angle between horizontal line 622 and the loop antenna. The receive sensor output voltage is given by







V
out

=



-
nx




d





ϕ

dt


=


-
n

*

A


(
dot
)



d






β
/
dt










for





air





core


:








d






β
air


dt


=



u
0


dH

dt








for





ferrite





core


:








d






β
FC


dt


=



u
0

*


u

C
-
Rx




(

dH
dt

)



=


u

c
-
Rx


*
d







β
air

/
dt










u

c
-
Rx


=


u
r

/

(

1
+

N


(


u
r

-
1

)



)







Note that N is a geometry dependent demagnetizing factor, and ur is the relative permeability of the receive core. A small N results in uc−Rx that approaches ur.


This particular receiver sensor output voltage, VRx Sensor (t) is given by:











V

Rx





Sensor




(
t
)


=


(


-
n

*
A
*

u

c
-
Rx



)

*


d





β

dt






(
11
)








V

Rx





Sensor




(
t
)


=


K
Rx

*
d






β
/
dt






(
12
)








where,


KRx=−n*A*u(C−Rx)(constant receive terms)


n=number of turns in the receive core


A=area of the receive core (m2)


uC−Rx=geometry dependent relative


permeability of the receive core


As shown above, the sensor output is proportional to dβ(t)/dt. However, dβ(t)/dt is dependent on the source of the time varying magnetic field (i.e. long wire, air coil, ferrite coil, etc.)


For a long wire:

dβ/dt=dIL(t)/dt*(u0/2πx)  (13)
dβ/dt=dIL(t)/dt*KTx−long wire  (14)

where,







u
0

=

4

π
*

10

-
7




(

Henry
meter

)






x=distance to wire or loop (m)


KTX-long wire=u0/2πx


For Multi-Turn Air Core Loop:










d






β
/
dt


=



dI


(
t
)


/
dt

*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)







(
15
)







d






β
/
dt


=



dI


(
t
)


/
dt

*

(

K

Tx
-

coil





air



)






(
16
)








where,


nL=number of turns


rL=radius of the mult-turn transmit coil loop







K

Tx
-

coil





air



=


n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)







For a Multi-Turn Ferrite Core Loop:










d






β
/
dt


=




dI
L



(
t
)


/
dt

*

u

c
-
Tx


*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)







(
17
)








d






β
/
dt


=




dI
L



(
t
)


/
dt

*

K

Tx
-

coil





ferrite










where




(
18
)








u

C
-
Tx


=

geometry





dependent





relative





permeability





of





the








transmit





core





(
19
)







K

Tx
-

coil





ferrite



=


u

c
-
Tx


*

n
L

*

u
0

*


r
L
2

/

(

2



(


r
L
2

+

x
2


)


3
2



)







(
20
)







The receive sensor plus amplifier output voltage, VReceive(t), can be generalized as

VReceive(t)=Gainamp(FC)*VRx Sensor(t)=Gainamp(FC)*KRx*dβ/dt  (21)
VReceive(t)=Gainamp(FC)*dIL(t)/dt*KRx*(KTx(#))  (22)

where,

    • Gainamp(FC)=the amplifier gain at the frequency of interest
    • KRx=−n*A*uC−Rx (constant receive terms)
    • n=number of turns in the receive core
    • A=area of the receive core (m2)
    • uC−Rx=geometry dependent relative permeability of the receive core
    • KTx(#) is dependent on the source of the time varying magnetic field


      Therefore, an observable asymmetric property in dIL(t)/dt, is preserved in VReceive(t) The asymmetry may be exploited by the companion receiver to indicate the direction of approach.


The desired transmit current contains an asymmetry in dIL(t)/dt that permits a receiver to determine direction of approach. The dIL(t)/dt asymmetry is observed as a difference between the positive and negative time duration and/or a difference in the positive and negative peak values at the output of the receiver sensor and amplifier chain.



FIG. 7 and FIG. 8 demonstrate excitation characteristics for a dominantly inductive wire load. FIGS. 7A-7C show an example of square wave excitation under an embodiment. FIG. 7A shows load voltage V(t) of a transmitter as a function of time (seconds). FIG. 7B displays the corresponding load current. In particular, FIG. 7B shows the filtered load current IL as a function of time (seconds). FIG. 7C shows the filtered rate of change in load current dIL(t)/dt as a function of time (seconds). FIGS. 8A-8C shows an example of triangle wave excitation under an embodiment. FIG. 8A shows the load voltage V(t) of a transmitter as a function of time (seconds). FIG. 8B displays the corresponding load current. In particular, FIG. 8B shows the filtered load current IL as a function of time (seconds). FIG. 8C shows the filtered rate of change in load current dIL(t)/dt as a function of time (seconds). Note from FIG. 7 and FIG. 8 that for dominantly inductive long wire loads, the desired asymmetry in dIL(t)/dt occurs for square wave excitation.



FIG. 9 and FIG. 10 demonstrate excitation characteristics for a dominantly resistive long wire load. FIGS. 9A-9C show an example of square wave excitation under an embodiment. FIG. 9A shows load voltage V(t) of a transmitter as a function of time (seconds). FIG. 9B displays the corresponding load current. In particular, FIG. 9B shows the filtered load current IL as a function of time (seconds). FIG. 9C shows the filtered rate of change in load current dIL(t)/dt as a function of time (seconds). FIGS. 10A-10C show an example of triangle wave excitation under an embodiment. FIG. 10A shows the load voltage V(t) of a transmitter as a function of time (seconds). FIG. 10B displays the corresponding load current. In particular, FIG. 10B shows the filtered load current IL as a function of time (seconds). FIG. 10C shows the filtered rate of change in load current dIL(t)/dt as a function of time (seconds). Note from FIG. 9 and FIG. 10 that for dominantly resistive long wire loads, the desired asymmetry in dIL(t)/dt occurs for asymmetric triangle wave excitation.


System, Method, and Apparatus for Constructing Voltage Excitation Waveform


Discrete Time Function


Under one embodiment, a discrete time function, IL(nΔt) is created which describes the desired load current asymmetry. Under an embodiment, the desired asymmetry is a triangle current waveform with different positive and negative slopes. FIG. 11 shows reference current IL(t) resulting from the discrete time function IL(nΔt) as further described below.


OOK (On Off Keying) or amplitude modulation (amplitude shift keying) is used to modulate (or impart data onto) the discrete time function IL(nΔt) as further described below. The modulation function is referred to as modulation(nΔt) and resolves to either one or zero under an embodiment.


Rotating phasor values, expressed as Φ(nΔt)=ωnΔt (modulo 2π), are used to generate the discrete time function IL(nΔt) as further described below.


The discrete time function IL(nΔt) comprises a desired asymmetry of 30%. Symmetry test thresholds for Φ(nΔt) are as follows:


s1=0.942478 radians


s2=5.340708 radians


Using these test thresholds, the region of positive slope comprises 30% of 2π radians.



FIG. 12 shows phasor Φ(nΔt) rotating about a unit circle with a frequency, f. Note that angular frequency ω (rads/sec)=2πf. FIG. 12 shows symmetry test threshold s1=0.942478 and s2=5.340708. FIG. 12 displays a region of positive slope 1210 and a region of negative slope 1220 that result in the desired asymmetry.


The desired positive slope m1 of IL(nΔt) comprises change in amplitude/change in Φ(nΔt). The desired positive slope of iL(nΔt) is m1=2/(2*s1). The desired negative slope m2 of IL(nΔt) comprises change in amplitude/change in Φ(nΔt). The desired negative slope of IL(nΔt) is m2=−2/(2π−2*s1).


The discrete time function, IL(nΔt) is given by the following logic:

if (modulation(nΔt)!=0)  (23)

    • if (Φ(nΔt)>=s2 OR Φ(nΔt)<s1), // region of positive slope
      • if (Φ(nΔt)<s1), ΔΦ=Φ(nΔt)+s1
      • else ΔΦ=Φ(nΔt)−s2
      • IL(nΔt)=(modulation(nΔt)*ΔΦ*m1)−1
      • else // region of negative slope,

        ΔΦ=Φ(nΔt)−s1
      • IL(nΔt)=(modulation(nΔt)*ΔΦ*m2)+1


else IL(nΔt)=0 // no modulation



FIG. 13 shows the frequency content of the desired current provided by the discrete time function, IL(nΔt), when f=20,000 Hz. FIG. 13 provides the results of Discrete Fourier Transform analysis. The figure shows a first harmonic at a frequency of 20,000 Hz and with relative amplitude 53 db. The figure shows a second harmonic at a frequency of 40,000 Hz and with relative amplitude of 43 db. The figure shows a third harmonic at a frequency of 60,000 Hz and with relative amplitude of 30 db. The relative harmonic relationships of the desired IL(nΔt) are:

















Harmonic:
Relative Amplitude:
Relative Phase (rads):




















1st
1
0



2nd
0.3060
0



3rd
0.0819
0











Practical limitations of the DFT algorithm permit showing only the first three harmonics. In practice, the harmonics continue indefinitely.


Approximate Current Using First and Second Harmonics


The desired current may then be approximated using only the first and second harmonics. FIG. 14 shows a first carrier IFC(nΔt) component of the desired current using the first relative amplitude of the first harmonic. FIG. 15 shows a second carrier I2FC(nΔt) component of the desired current using the relative amplitude of the second harmonic. Again note that the relative amplitude of the first and second harmonics are 1.00 and 0.3060 respectively. Therefore, a two carrier approximation to (nΔt) (shown in FIG. 16) is given by

AIL(nΔt)=sin(ωnΔt)+0.3060*sin(2ωnΔt)  (24)


where,


f=20,000 Hz


ω=2πf


The sample rate, 1/Δt, is left to the discretion of the system designer but should be high enough (i.e. =>8× the fundamental frequency) to achieve the desired precision. The sampling rate used in this example is 160,000 Hz, i.e. 8*f. With only two terms, the operations required to realize the approximation are easy to perform in a low cost commercial microprocessor using either batch or real time processing algorithms.


Iterative, Adaptive, Feedback Control Algorithm


Derive an Estimate of the Loop Inductance (LLoop) and Loop Resistance (RLoop)


Under one embodiment, an estimate of the loop inductance (LLoop) and loop resistance (RLoop) are derived. Reference is made to the transmit circuit shown in FIG. 1. The transmit circuit of FIG. 1 is excited with a reference step and the response VC(t) is analyzed. FIG. 17 shows voltage amplitudes Vout [˜2V] and VC [˜0.75V] as a function of time(seconds).











V
C



(

final





value

)


=



V
Out



(

final





value

)


=


R
Sense

/

(


R
Sense

+

R
Loop

+

R
Series


)







(
25
)












R
Loop

=



(


V
Out


V
C


)

*

R
Sense


-

R
Sense

-

R
Series







(
26
)







For a long wire circuit employed under the embodiment described herein, the Rseries is in the range of 90-180 ohms and Rsense is 30 ohms.


Averaging multiple measurements yields a good approximation of RLoop under an embodiment. The transmit loop time constant may be used to approximate the value of LLoop. The transmit loop time constant may be expressed as TC=L/R. In one time constant TC=L/R), VC(t) reaches 63.2% of its final value. Under an embodiment, the elapsed time, Δt1, is recorded when VC(t) reaches 63.2% of its final value. In two time constants, VC(t) reaches 86.5% of its final value. Under an embodiment, the elapsed time, Δt2, is recorded when VC(t) reaches 86.5% of its final value. LLoop is calculated as follows:

LLoop=RCircuit*Δt1  (27)
LLoop=Rcircuit*Δt2/2  (28)

where RCircuit=Rseries+Rsense+RLoop. Averaging multiple measurements yields a good approximation of LLoop.


The measurement interval can be long (as compared to the interval between data transmissions) and left to the discretion of the system designer. In general, changes in the loop parameters (other than an open circuit) do not occur suddenly. Open circuits can be detected by observing VC(t) during all other active periods.


Scale the Approximation AIL(nΔt) and Calculate First Iteration of VGen(nΔt).


A working animal containment system requires a minimum receive signal at a distance x from the transmit loop. Under an embodiment, the necessary amplitude of the two carrier approximation, AIL(nΔt) is calculated.

VReceive-required=Gaiusensor+amp(FC,2FC)*VSensor-required  (29)
VReceive-required=Gaiusensor+amp(FC,2FC)*ΔIL/Δt-required*KRx*KTx(#)  (30)
ΔIL/Δt-required=VReceive-required/(Gaiusensor+amp(FC,2FC)*KRx*KTx(#))  (31)

where,

    • Gainsenor+amp(FC, 2FC)=sensor plus amplifier gain at the frequency or band of interest.
    • KRx=−n*A*uC−Rx
    • KTx(#)=is dependent on the distance, x, and the source type1
    • Δ=the discrete time differentiation operator 1It is either KTx-long wire, KTx-coil air, or KTx-coil ferrite.


      Under the embodiment described below,


VReceive-required˜18.6 mVRMS


Gainsensor+amp(FC, 2FC)˜2550


n˜950


A˜1.164e−5 square meters


u(c−Rx)˜5.523


The sensor plus amplifier needs to be responsive from FC to 2FC. A relatively flat response is ideal, but other response characteristics (gain and phase) may be compensated for by digital signal processing in the receiver's microprocessor.


Under an embodiment, solve for the load current scaling factor, KI:

ΔIL/Δt-required=KI*ΔAIL/Δt-peak  (32)
KI=ΔIL/Δt-required/(ΔAIL/Δt-peak).  (33)

The resulting loop current is therefore, AIL(nΔt)=KI*(sin(ωnΔt)+0.3060*sin(2ωnΔt)). Under an embodiment, VGen(nΔt) is calculated using Kirchhoff s law, i.e. by

VGen(nΔt)=KI*(RCircuit*AIL(nΔt)+LLoop*ΔAIL(nΔt)/Δt)).  (34)

Under one embodiment the first iteration of the signal generator voltage waveform, VGen(nΔt), may be employed as the generator signal for system operation. One may stop here if there is high confidence the estimated loop parameters adequately reflect the circuit operating conditions for achieving the desired amplitude and asymmetry.


Observe VC(nΔt) for the Desired Characteristics in the Transmit Loop Current AIL(nΔt)


Under an embodiment, one may observe VC(nΔt) for the desired characteristics in the transmit loop current AIL (nΔt). FIG. 18 shows the same transmit circuit as displayed in FIG. 1 with additional elements to model the receiver signal processing using VC(nΔt). As seen in FIG. 18, the VC(nΔt) signal outputs to a digital component 130 that approximates the Receiver (Rx) Sensor Response. The digital approximation is sufficiently modeled as a single pole high pass filter (fcorner=2525 Hz) followed by a single pole low pass filter (fcorner=38870 Hz) and a gain of 2550. As seen in FIG. 18, the digital approximation component 130 outputs to the Receiver (Rx) Detection Component/Algorithm 132. The receiver detection component/algorithm generates the weighted and time shifted sum of two bandpass filter outputs. One centered at the fundamental carrier frequency and one centered at 2× the fundamental carrier frequency. A relative time shift between the two filter outputs is required to match the difference in group delay through each bandpass filter. The receiver detection algorithm (also referred to as the feedback detection algorithm) estimates the root means square, VRx-Rms 134 (at the required distance measured in Analog-to-Digital-Converter counts) and Rx Asymmetry Value 136 (ratio of the aggregate negative to positive signal peaks) of the receive signal.


Under one embodiment, an adaptive feedback algorithm seeks a solution to satisfy both the minimum receive signal, VReceive(nΔt), and the desired receive asymmetry. In this illustrative example, the desired receive asymmetry will be the ratio of the aggregate positive and aggregate negative peaks of VReceive(nΔt)


The two frequency transmit current, AIL(nΔt), can be derived from the observed VC(nΔt) and RSense.

AIL(nΔt)=VC(nΔt)/RSense  (35)
ΔAIL(nΔt)/Δt=[ΔAIL(nΔt)−ΔAIL(nΔ(t−1))]/Δt.  (36)


The illustrative example that follows is for a long wire (approximately 2500 ft. of 16AWG wire, at an operating frequency of 25000 Hz), where:

Δβ/Δt=ΔAIL(nΔt)/Δt*(u0/2πx)  (37)

where, x=3 meters.


The receive sensor plus amplifier output voltage, VReceive(t), can be generalized as











V
Receive



(
t
)


=




Gain
amp



(

F
C

)


*

V
Rx



Sensor


(
t
)



=



Gain
amp



(

F
C

)


*

K
Rx

*
d






β
/
dt







(
38
)













V
Receive



(
t
)


=



Gain
amp



(

F
C

)


*



dAI
L



(

n





Δ





t

)



Δ





t


*

K
Rx

*

(

K

Tx


(
#
)



)







(
39
)








where,


Gainamp(FC)=the amplifier gain at the frequency of interest


KRx=−n*A*uC−Rx (constant receive terms)


n=number of turns in the receive core


A=area of the receive core (m2)


uC−Rx=geometry dependent relative permeability of the receive core


KTx(#) is dependent on the source of the time varying magnetic field First, the load parameters are estimated by the previously described analysis of VC(nΔt) when applying a step waveform. FIG. 19 shows a step waveform VGEN(nΔt) reaching voltage of approximately 0.44 volts. FIG. 20 shows the corresponding signal VC(t) reaching a voltage of approximately 1.4 volts.


RLOOP and RCIRCUIT values are then estimated as follows.


RLoop estimate=17.568 Ω


LLoop estimate=0.001382 H


Rcircuit=RSeries+RSense+RLoop estimate=195.393


LCircuit=LLoop estimate=0.001382 H


Under one embodiment, an iterative examination of VGEN(nΔt) begins with feedback algorithm goals as follows.

VRx-RMS(at required distance measured in A/D Converter counts)=7.619+/−6.5%
Rx Asymmetry Ratio(ratio of the aggregate negative to positive signal peaks)=1.692+/−8.55%

The signal generator transmit provides the initial VGen-0(NΔt) signal to a transmit circuit comprising starting point circuit parameters of an iterative adaptive feedback algorithm. The starting point circuit parameters, Z(0), under an embodiment are:

RCircuit=195.393 Ω
LLoop=0.001382 H



FIG. 21 shows the initial impedance vector Z(0).



FIG. 22 shows VGen-0(nΔt)=KI*(RCircuit*AIL(nΔt)+LLoop*ΔAIL(nΔt)/Δt)).


The feedback detection algorithm (see FIG. 18) produces the following receive model output results for VGen-0(nΔt):

VRx-Rms estimate=8.571
Rx Asymmetry estimate=1.519


The receive signal RMS is not within the acceptable range under an embodiment. When the RMS is not within limits, a scalar gain adjustment is needed. The feedback algorithm will scale the circuit impedance vector accordingly. The scalar gain adjustment is described as follows: Scalar gain adjustment:

Z=ωL+R
Z(n)=Z(n−1)*VRx-RMS goal/VRx-RMS estimate


for this example:

RCircuit(1)=195.393Ω*7.619/8.571=173.690 Ω
LLoop(1)=0.001382H*7.619/8.571=0.0012285H=0.001229H

Under an embodiment, the previously iterated circuit parameters are now:

RCircuit=173.6901
LLoop=0.001229 H
FIG. 23 shows a graph of the impedance vector Z(1).


The VGen-1(nΔt) signal is then applied to the transmit circuit, where VGen-1(nΔt)=KI*(RCircuit*AIL(nΔt)+LLoop*ΔAIL(nΔt)/Δt)).


The feedback detection algorithm produces the following receive model output results for VGen-1(nΔt):

VRx-Rms estimate=7.546
Rx Asymmetry estimate=1.532

The receive signal asymmetry is not within the acceptable range under an embodiment. When no gain adjustment is required and the asymmetry is not within limits, an impedance vector rotation is needed. The first rotation in an iteration sequence is assumed to be positive. The feedback algorithm will rotate the circuit impedance vector accordingly.


The Z(1) impedance vector has an angle of 48.01 degrees. There is no correlation between the asymmetry error and the proper rotation direction. Our first rotation is assumed to be positive and we rotate one-sixth (⅙) of the degrees between our current angle and 90 degrees. Hence we rotate Z(1) by 7 degrees. The new impedance vector shall have the same magnitude but at an angle of 55.01 degrees.

R(2)=Z(1)Magnitude*cosine(55.01 degrees)
ωL(2)=Z(1)Magnitude*sine(55.01 degrees)
therefore;
L(2)=ωL(2)/ω.

Note that there is nothing sacred about rotating ⅙ of the degrees between the current angle and the hard boundary (0 or 90 degrees). It is a compromise between the number of iterations required to achieve a suitable end result, and the precision of the end result.


Under an embodiment, the previously iterated circuit parameters are now:

Rcircuit=148.884 Ω
LLoop=0.001354H
FIG. 24 shows a graph of the impedance vector Z(2).


The VGen-2(nΔt) signal is then applied to the transmit circuit, where VGen-2(nΔt)=KI*(Rcircuit*AIL(nΔt)+LLoop*ΔAIL(nΔt)/Δt)).


The feedback detection algorithm produces the following receive model output results for VGen-2(nΔt):

VRx-Rms estimate=7.546
Rx Asymmetry estimate=1.532

The receive signal asymmetry is not within the acceptable range under an embodiment. When no gain adjustment is required and the asymmetry is not within limits, an impedance vector rotation is needed. Positive rotation did not improve the asymmetry. Therefore, a negative rotation is used. The feedback algorithm will rotate the circuit impedance vector accordingly.


The Z(2) impedance vector has an angle of 55.01 degrees. Our first rotation was assumed to be positive. It did not improve the asymmetry result, therefore we must rotate in the negative direction. Rotate one-sixth (⅙) of the degrees between our current angle and 0 degrees. Hence we rotate Z(2) by 9.71 degrees. The new impedance vector shall have the same magnitude but at an angle of 45.84 degrees.

R(3)=Z(2) Magnitude*cosine(45.84 degrees)
ωL(3)=Z(2) Magnitude*sine(45.84 degrees)
therefore;
L(3)=ωL(3)/ω


Under an embodiment, the previously iterated circuit parameters are now:

Rcircuit=180.872 Ω
LLoop=0.001186H
FIG. 25 shows a graph of the impedance vector Z(3).


The VGen-3(nΔt) signal is then applied to the transmit circuit, where VGen-3(nΔt)=KI*(RCircuit*AIL(nΔt)+LLoop*ΔAIL(nΔt)/Δt)). The feedback detection algorithm produces the following receive model output results for VGen-3(nΔt):

VRx-Rms estimate=7.7092
Rx Asymmetry estimate=1.582

The receive signal RMS and asymmetry are within acceptable ranges. The adaptive feedback algorithm is complete under an embodiment. The correct circuit parameters for normal operation are:

Rcircuit=180.872
LLoop=0.001186H

Also notice that the circuit impedance vector for the 3rd and final iteration is neither predominantly inductive or resistive. Therefore, the required VGen-3(nΔt) is neither an “uneven duty cycle square wave” nor a “triangle wave with adjustable slopes”.


A method is described herein that comprises describing a load current with a discrete time function. The method includes using a first frequency and a second frequency to provide an approximation of the described load current, wherein a transform applied to the discrete time function identifies the first frequency and the second frequency. The method includes estimating a loop inductance and a loop resistance of a wire loop by exciting a transmit circuit with a voltage reference step waveform, wherein the transmit circuit includes the wire loop. The method includes scaling the approximated load current to a level sufficient to generate a minimum receive voltage signal in a receiver at a first distance between the wire loop and the receiver. The method includes generating a first voltage signal using the scaled load current, the estimated loop inductance, and the estimated loop resistance. The method includes exciting the transmit circuit with the first voltage signal.


The estimating the loop inductance and the loop resistance includes under an embodiment monitoring the transmit circuit's current in response to the voltage reference step waveform.


The monitoring the transmit circuit's current includes under an embodiment capturing current amplitude as a function of time in response to the voltage reference step waveform.


The transform comprises a Discrete Fourier Transform under an embodiment. The first frequency comprises a first harmonic frequency of the described load current under an embodiment.


The second frequency comprises a second harmonic frequency of the described load current under an embodiment.


The method comprises under an embodiment generating a first carrier component of the approximated load current using the first harmonic frequency, wherein the first carrier component has a weight of one.


The method comprises under an embodiment generating a second carrier component of the approximated load current using the second harmonic frequency, wherein an amplitude of the second carrier component is weighted relative to an amplitude of the first carrier component.


The transform applied to the discrete time function used to describe the load current identifies under an embodiment the relative weight of the second carrier component.


The providing the approximation of the described load current includes summing the first carrier component and the second carrier component under an embodiment.


The approximated load current comprises a discrete time function under an embodiment.


The first voltage signal comprises a discrete time function under an embodiment.


An input to the discrete time function used to describe the load current comprises a rotating phasor under an embodiment.


The phasor value periodically rotates between 0 and 27c radians under an embodiment.


The discrete time function used to describe the load current has a first slope when the phasor value is within a first range under an embodiment.


The first slope is positive under an embodiment.


The discrete time function used to describe the load current has a second slope when the phasor value is within a second range under an embodiment.


The second slope is negative under an embodiment.


The first range comprises approximately thirty percent of 2π radians under an embodiment.


The absolute value of the first slope is greater than the absolute value of the second slope under an embodiment.


The method comprises under an embodiment reading a voltage signal at a location in the transmit circuit, wherein the voltage signal is representative of a corresponding transmit current in the transmit circuit.


The method comprises under an embodiment processing the voltage signal to estimate the receive voltage signal.


The estimating includes under an embodiment determining a root mean square (RMS) of the estimated receive voltage signal.


The estimating includes under an embodiment determining an asymmetry of the estimated receive voltage signal.


The asymmetry comprises under an embodiment a ratio of the aggregate positive and aggregate negative peaks of the estimated receive voltage signal.


The method comprises establishing a target RMS value under an embodiment.


A target RMS range comprises under an embodiment he target RMS value plus or minus a percentage.


The method of an embodiment comprises establishing a target asymmetry value.


A target asymmetry range comprises under an embodiment the target asymmetry value plus or minus a percentage.


The method under an embodiment comprises iteratively adjusting an impedance vector of the transmit circuit until the RMS and the asymmetry of estimated receive voltage signal fall within the corresponding target RMS and asymmetry ranges, wherein the impedance vector initially comprises the loop resistance and the loop inductance.


The adjusting comprises under an embodiment scaling the impedance vector when the RMS falls outside the target RMS range.


The adjusting comprises under an embodiment rotating a phase angle of the impedance vector when the asymmetry falls outside the target asymmetry range.


The rotating the phase angle comprising under an embodiment a negative rotation.


The rotating the phase angle comprises under an embodiment a positive rotation.


The described load current comprises an asymmetry under an embodiment.


The receiver exploits under an embodiment the asymmetry to determine the receiver's direction of approach to the wire loop carrying the described load current.


Computer networks suitable for use with the embodiments described herein include local area networks (LAN), wide area networks (WAN), Internet, or other connection services and network variations such as the world wide web, the public internet, a private internet, a private computer network, a public network, a mobile network, a cellular network, a value-added network, and the like. Computing devices coupled or connected to the network may be any microprocessor controlled device that permits access to the network, including terminal devices, such as personal computers, workstations, servers, mini computers, main-frame computers, laptop computers, mobile computers, palm top computers, hand held computers, mobile phones, TV set-top boxes, or combinations thereof. The computer network may include one or more LANs, WANs, Internets, and computers. The computers may serve as servers, clients, or a combination thereof.


The apparatus, systems and methods for generating voltage excitation waveforms can be a component of a single system, multiple systems, and/or geographically separate systems. The apparatus, systems and methods for generating voltage excitation waveforms can also be a subcomponent or subsystem of a single system, multiple systems, and/or geographically separate systems. The components of the apparatus, systems and methods for generating voltage excitation waveforms can be coupled to one or more other components (not shown) of a host system or a system coupled to the host system.


One or more components of the apparatus, systems and methods for generating voltage excitation waveforms and/or a corresponding interface, system or application to which the apparatus, systems and methods for generating voltage excitation waveforms is coupled or connected includes and/or runs under and/or in association with a processing system. The processing system includes any collection of processor-based devices or computing devices operating together, or components of processing systems or devices, as is known in the art. For example, the processing system can include one or more of a portable computer, portable communication device operating in a communication network, and/or a network server. The portable computer can be any of a number and/or combination of devices selected from among personal computers, personal digital assistants, portable computing devices, and portable communication devices, but is not so limited. The processing system can include components within a larger computer system.


The processing system of an embodiment includes at least one processor and at least one memory device or subsystem. The processing system can also include or be coupled to at least one database. The term “processor” as generally used herein refers to any logic processing unit, such as one or more central processing units (CPUs), digital signal processors (DSPs), application-specific integrated circuits (ASIC), etc. The processor and memory can be monolithically integrated onto a single chip, distributed among a number of chips or components, and/or provided by some combination of algorithms. The methods described herein can be implemented in one or more of software algorithm(s), programs, firmware, hardware, components, circuitry, in any combination.


The components of any system that include the apparatus, systems and methods for generating voltage excitation waveforms can be located together or in separate locations. Communication paths couple the components and include any medium for communicating or transferring files among the components. The communication paths include wireless connections, wired connections, and hybrid wireless/wired connections. The communication paths also include couplings or connections to networks including local area networks (LANs), metropolitan area networks (MANs), wide area networks (WANs), proprietary networks, interoffice or backend networks, and the Internet. Furthermore, the communication paths include removable fixed mediums like floppy disks, hard disk drives, and CD-ROM disks, as well as flash RAM, Universal Serial Bus (USB) connections, RS-232 connections, telephone lines, buses, and electronic mail messages.


Aspects of the apparatus, systems and methods for generating voltage excitation waveforms and corresponding systems and methods described herein may be implemented as functionality programmed into any of a variety of circuitry, including programmable logic devices (PLDs), such as field programmable gate arrays (FPGAs), programmable array logic (PAL) devices, electrically programmable logic and memory devices and standard cell-based devices, as well as application specific integrated circuits (ASICs). Some other possibilities for implementing aspects of the apparatus, systems and methods for generating voltage excitation waveforms and corresponding systems and methods include: microcontrollers with memory (such as electronically erasable programmable read only memory (EEPROM)), embedded microprocessors, firmware, software, etc. Furthermore, aspects of the apparatus, systems and methods for generating voltage excitation waveforms and corresponding systems and methods may be embodied in microprocessors having software-based circuit emulation, discrete logic (sequential and combinatorial), custom devices, fuzzy (neural) logic, quantum devices, and hybrids of any of the above device types. Of course the underlying device technologies may be provided in a variety of component types, e.g., metal-oxide semiconductor field-effect transistor (MOSFET) technologies like complementary metal-oxide semiconductor (CMOS), bipolar technologies like emitter-coupled logic (ECL), polymer technologies (e.g., silicon-conjugated polymer and metal-conjugated polymer-metal structures), mixed analog and digital, etc.


It should be noted that any system, method, and/or other components disclosed herein may be described using computer aided design tools and expressed (or represented), as data and/or instructions embodied in various computer-readable media, in terms of their behavioral, register transfer, logic component, transistor, layout geometries, and/or other characteristics. Computer-readable media in which such formatted data and/or instructions may be embodied include, but are not limited to, non-volatile storage media in various forms (e.g., optical, magnetic or semiconductor storage media) and carrier waves that may be used to transfer such formatted data and/or instructions through wireless, optical, or wired signaling media or any combination thereof. Examples of transfers of such formatted data and/or instructions by carrier waves include, but are not limited to, transfers (uploads, downloads, e-mail, etc.) over the Internet and/or other computer networks via one or more data transfer protocols (e.g., HTTP, FTP, SMTP, etc.). When received within a computer system via one or more computer-readable media, such data and/or instruction-based expressions of the above described components may be processed by a processing entity (e.g., one or more processors) within the computer system in conjunction with execution of one or more other computer programs.


Unless the context clearly requires otherwise, throughout the description and the claims, the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense as opposed to an exclusive or exhaustive sense; that is to say, in a sense of “including, but not limited to.” Words using the singular or plural number also include the plural or singular number respectively. Additionally, the words “herein,” “hereunder,” “above,” “below,” and words of similar import, when used in this application, refer to this application as a whole and not to any particular portions of this application. When the word “or” is used in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list and any combination of the items in the list.


The above description of embodiments of the apparatus, systems and methods for generating voltage excitation waveforms is not intended to be exhaustive or to limit the systems and methods to the precise forms disclosed. While specific embodiments of, and examples for, the apparatus, systems and methods for generating voltage excitation waveforms and corresponding systems and methods are described herein for illustrative purposes, various equivalent modifications are possible within the scope of the systems and methods, as those skilled in the relevant art will recognize. The teachings of the apparatus, systems and methods for generating voltage excitation waveforms and corresponding systems and methods provided herein can be applied to other systems and methods, not only for the systems and methods described above.


The elements and acts of the various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the apparatus, systems and methods for generating voltage excitation waveforms and corresponding systems and methods in light of the above detailed description.

Claims
  • 1. A method comprising, one or more applications running on at least one processor for providing,describing a load current with a discrete time function, wherein an input to the discrete time function used to describe the load current comprises a rotating phasor;using a first frequency and a second frequency to provide an approximation of the described load current, wherein a transform applied to the discrete time function identifies the first frequency and the second frequency;estimating a loop inductance and a loop resistance of a wire loop by exciting a transmit circuit with a voltage reference step waveform, wherein the transmit circuit includes the wire loop;scaling the approximated load current to a level sufficient to generate a minimum receive voltage signal in a receiver at a first distance between the wire loop and the receiver;generating a first voltage signal using the scaled load current, the estimated loop inductance, and the estimated loop resistance;exciting the transmit circuit with the first voltage signal.
  • 2. The method of claim 1, wherein the estimating the loop inductance and the loop resistance includes monitoring the transmit circuit's current in response to the voltage reference step waveform.
  • 3. The method of claim 2, wherein the monitoring the transmit circuit's current includes capturing current amplitude as a function of time in response to the voltage reference step waveform.
  • 4. The method of claim 1, wherein the transform comprises a Discrete Fourier Transform.
  • 5. The method of claim 1, wherein the first frequency comprises a first harmonic frequency of the described load current.
  • 6. The method of claim 5, wherein the second frequency comprises a second harmonic frequency of the described load current.
  • 7. The method of claim 6, comprising generating a first carrier component of the approximated load current using the first harmonic frequency, wherein the first carrier component has a weight of one.
  • 8. The method of claim 7, comprising generating a second carrier component of the approximated load current using the second harmonic frequency, wherein an amplitude of the second carrier component is weighted relative to an amplitude of the first carrier component.
  • 9. The method of claim 8, wherein the transform applied to the discrete time function used to describe the load current identifies the relative weight of the second carrier component.
  • 10. The method of claim 8, wherein the providing the approximation of the described load current includes summing the first carrier component and the second carrier component.
  • 11. The method of claim 1, wherein the approximated load current comprises a discrete time function.
  • 12. The method of claim 1, wherein the first voltage signal comprises a discrete time function.
  • 13. The method of claim 1, wherein the phasor value periodically rotates between 0 and 2π radians.
  • 14. The method of claim 13, wherein the discrete time function used to describe the load current has a first slope when the phasor value is within a first range.
  • 15. The method of claim 14, wherein the first slope is positive.
  • 16. The method of claim 14, wherein the discrete time function used to describe the load current has a second slope when the phasor value is within a second range.
  • 17. The method of claim 14, wherein the second slope is negative.
  • 18. The method of claim 14, wherein the first range comprises approximately thirty percent of 2.pi. radians.
  • 19. The method of claim 18, wherein the absolute value of the first slope is greater than the absolute value of the second slope.
  • 20. The method of claim 1, comprising reading a voltage signal at a location in the transmit circuit, wherein the voltage signal is representative of a corresponding transmit current in the transmit circuit.
  • 21. The method of claim 20, comprising processing the voltage signal to estimate the receive voltage signal.
  • 22. The method of claim 21, the estimating including determining a root mean square (RMS) of the estimated receive voltage signal.
  • 23. The method of claim 22, the estimating including determining an asymmetry of the estimated receive voltage signal.
  • 24. The method of claim 23, wherein the asymmetry comprises a ratio of the aggregate positive and aggregate negative peaks of the estimated receive voltage signal.
  • 25. The method of claim 23, comprising establishing a target RMS value.
  • 26. The method of claim 25, wherein a target RMS range comprises the target RMS value plus or minus a percentage.
  • 27. The method of claim 26, comprising establishing a target asymmetry value.
  • 28. The method of claim 27, wherein a target asymmetry range comprises the target asymmetry value plus or minus a percentage.
  • 29. The method of claim 28, comprising iteratively adjusting an impedance vector of the transmit circuit until the RMS and the asymmetry of estimated receive voltage signal fall within the corresponding target RMS and asymmetry ranges, wherein the impedance vector initially comprises the loop resistance and the loop inductance.
  • 30. The method of claim 29, the adjusting comprising scaling the impedance vector when the RMS falls outside the target RMS range.
  • 31. The method of claim 29, the adjusting comprising rotating a phase angle of the impedance vector when the asymmetry falls outside the target asymmetry range.
  • 32. The method of claim 31, the rotating the phase angle comprising a negative rotation.
  • 33. The method of claim 31, the rotating the phase angle comprising a positive rotation.
  • 34. The method of claim 1, wherein the described load current comprises an asymmetry.
  • 35. The method of claim 34, wherein the receiver exploits the asymmetry to determine the receiver's direction of approach to the wire loop carrying the described load current.
US Referenced Citations (85)
Number Name Date Kind
3184730 Irish May 1965 A
4783646 Matsuzaki Nov 1988 A
4802482 Gonda et al. Feb 1989 A
4969418 Jones Nov 1990 A
5794569 Titus et al. Aug 1998 A
5844489 Yarnall, Jr. et al. Dec 1998 A
5872516 Bonge, Jr. Feb 1999 A
5923254 Brune Jul 1999 A
5927233 Mainini et al. Jul 1999 A
5934225 Williams Aug 1999 A
5982291 Williams et al. Nov 1999 A
6019066 Taylor Feb 2000 A
6047664 Lyerly Apr 2000 A
6075443 Schepps et al. Jun 2000 A
6184790 Gerig Feb 2001 B1
6230031 Barber May 2001 B1
6581546 Dalland et al. Jun 2003 B1
6588376 Groh Jul 2003 B1
6598563 Kim et al. Jul 2003 B2
6668760 Groh et al. Dec 2003 B2
6747555 Fellenstein Jun 2004 B2
6807720 Brune et al. Oct 2004 B2
6820025 Bachmann et al. Nov 2004 B2
6825768 Stapelfeld et al. Nov 2004 B2
6833790 Mejia et al. Dec 2004 B2
7164354 Panzer Jan 2007 B1
7173535 Bach et al. Feb 2007 B2
7249572 Goetzl et al. Jul 2007 B2
7319397 Chung et al. Jan 2008 B2
7434541 Kates Oct 2008 B2
7503285 Mainini et al. Mar 2009 B2
7583931 Eu et al. Sep 2009 B2
7705736 Kedziora Apr 2010 B1
7828221 Kwon Nov 2010 B2
7834769 Hinkle et al. Nov 2010 B2
7868912 Venetianer et al. Jan 2011 B2
7918190 Belcher et al. Apr 2011 B2
7946252 Lee, IV et al. May 2011 B2
7978078 Copeland Jul 2011 B2
7996983 Lee et al. Aug 2011 B2
8047161 Moore Nov 2011 B2
8069823 Mainini et al. Dec 2011 B2
8342135 Peinetti et al. Jan 2013 B2
8447510 Fitzpatrick et al. May 2013 B2
8714113 Lee, IV et al. May 2014 B2
8779925 Rich et al. Jul 2014 B2
8823513 Jameson et al. Sep 2014 B2
8854215 Ellis Oct 2014 B1
9131660 Womble Sep 2015 B2
20020015094 Kuwano et al. Feb 2002 A1
20020092481 Spooner Jul 2002 A1
20020196151 Troxler Dec 2002 A1
20030035051 Cho et al. Feb 2003 A1
20030116099 Kim et al. Jun 2003 A1
20030169207 Beigel et al. Sep 2003 A1
20030179140 Patterson et al. Sep 2003 A1
20050066912 Korbitz et al. Mar 2005 A1
20050145200 Napolez et al. Jul 2005 A1
20050235924 Lee, IV et al. Oct 2005 A1
20050263106 Steinbacher Dec 2005 A1
20060027185 Troxler et al. Feb 2006 A1
20060102101 Kim May 2006 A1
20060191491 Nottingham et al. Aug 2006 A1
20070103296 Paessel et al. May 2007 A1
20080036610 Hokuf et al. Feb 2008 A1
20080055154 Martucci et al. Mar 2008 A1
20080186167 Ramachandra Aug 2008 A1
20080186197 Rochelle et al. Aug 2008 A1
20080236514 Johnson et al. Oct 2008 A1
20080252527 Garcia Oct 2008 A1
20080272908 Boyd Nov 2008 A1
20090000566 Kim Jan 2009 A1
20090002188 Greenberg Jan 2009 A1
20090031966 Kates Feb 2009 A1
20090102668 Thompson et al. Apr 2009 A1
20100033339 Gurley et al. Feb 2010 A1
20100154721 Gerig et al. Jun 2010 A1
20120000431 Khoshkish Jan 2012 A1
20120037088 Altenhofen Feb 2012 A1
20120078139 Aldridge Mar 2012 A1
20130141237 Goetzl et al. Jun 2013 A1
20140053788 Riddell Feb 2014 A1
20140174376 Touchton et al. Jun 2014 A1
20140261235 Rich et al. Sep 2014 A1
20150075446 Hu Mar 2015 A1
Foreign Referenced Citations (11)
Number Date Country
101112181 Jan 2008 CN
02060240 Feb 2003 WO
2008085812 Jul 2008 WO
2008140992 Nov 2008 WO
2009105243 Aug 2009 WO
2009106896 Sep 2009 WO
2011055004 May 2011 WO
2011136816 Nov 2011 WO
2012122607 Sep 2012 WO
2015015047 Feb 2015 WO
2016204799 Dec 2016 WO
Related Publications (1)
Number Date Country
20180017981 A1 Jan 2018 US