IEEE Computer Graphics and Applications, "Breaking the Frame Buffer Bottleneck with Logic Enhanced Memories", Nov. 1992, by Poulton et al, pp. 65-74. |
Fussell et al., A VLSI-Oriented Architecture for Real-Time Raster Display of Shaded Polygons (Preliminary Report); Graphics Interface '82, pp. 373-380, 1982. |
Shaw et al., A VLSI Architecture for Image Composition; pp. 185-199, 1988. |
Demetrescu, High Speed Image Rasterization Using Scan Line Access Memories; 1985 Chapel Hill Conference on VLSI, pp. 221-243, 1989. |
Gharachorloo et al., Subnanosecond Pixel Rendering with Million Transistor Chips; Computer Graphics, vol. 22, No. 4, Aug. 1988. |
Evans & Sutherland, Design Systems Divisions, Technical Report, 1992. |
Molnar et al., Pixel Flow: High-Speed Rendering Using Image Composition; Computer Graphics, vol. 26, No. 2, Jul. 1992. |
Molnar, Image-Composition Architectures for Real-Time Image Generation; Dissertation submitted to Univ. of N.C.-Chapel Hill, 1991. |
Molnar, Supercomputing Power for Interactive Visualization; Report of Research Progress, Mar. 1991-Nov. 1991; Univ. of N.C.-Chapel Hill, 1991. |