This application claims the priority of Chinese patent application CN201710285719.8, entitled “Array substrate and display device” and filed on Apr. 27, 2017, the entirety of which is incorporated herein by reference.
The present disclosure relates to the technical field of display, and in particular, to an array substrate and a display device.
Thin film transistor-liquid crystal display (TFT-LCD) is a common display device. When a TFT-LCD displays an image, the switching of image frames is achieved by scanning of a gate line. The gate line is a metal line, which has a certain resistance. As a transmission distance increases, a voltage on a scanning line will decrease, and this phenomenon is called as feedthrough. The expression of a feedthrough on the gate line in a liquid crystal display panel in the prior art is:
wherein ΔVp represents a feedthrough value, Cgs represents a capacitor between the gate line and a source/drain of a switching element, Clc represents a liquid crystal capacitor, Cs represents a storage capacitor, and Vghl represents a difference between an ideal input voltage and an actual input voltage. Along a direction from an output proximal end to an output distal end of the gate line (i.e. a direction from an end of the gate line near to a scanning signal driving circuit to the other end far therefrom), the actual input voltage of the gate line gradually decreases, while the ideal input voltage does not change. Therefore, Vghl gradually increases. That is, the feedthrough value ΔVp gradually increases along the direction from the output proximal end to the output distal end of the gate line. The change of ΔVp on the liquid crystal panel may cause the result that the image is brighter near an input end of the gate line, while the image is darker far from the input end of the gate line, which affects a display uniformity of the panel.
In order to solve a nonuniform display of a panel due to the change of a feedthrough in the prior art, the present disclosure provides an array substrate and a display device. Compared with the display device in the prior art, the array substrate and the display device according to the present disclosure have a better display uniformity.
The present disclosure provides an array substrate, which comprises a glass substrate arranged at a bottom layer. A gate line is arranged on the glass substrate, and a plurality pairs of sources/drains are arranged on the array substrate. At least one insulating layer is arranged between the sources/drains and the gate line, wherein directly facing areas between the sources/drains and the gate line gradually decrease along a direction from an output proximal end to an output distal end of the gate line.
According to the present disclosure, the directly facing areas between the sources/drains and the gate line gradually decrease, so that ΔVp is relatively uniform on an entire panel, and a display uniformity of the panel can be ensured.
As a further improvement on the present disclosure, the array substrate further comprises an active layer, which comprises conductive channels. The sources and the drains are connected to each other through the conductive channels. The directly facing areas between the sources/drains and the gate line are directly facing areas between the conductive channels and the gate line when viewed in a direction perpendicular to the array substrate.
Further, the glass substrate is provided with the active layer, a first insulating layer, the gate line, a second insulating layer and a second conductive layer in sequence, and the second conductive layer comprises the sources/drains.
Further, the first insulating layer and the second insulating layer are provided with via holes, and the sources/drains are connected to the conductive layers through different via holes respectively.
Further, the active layer further comprises source regions and drain regions located on two sides of the conductive channels. The source regions are connected to the sources, and the drain regions are connected to the drains.
Further, a width of the gate line gradually decreases along the direction from the output proximal end to the output distal end of the gate line.
Further, the width of the gate line decreases stepwise.
Further, the gate line is symmetrical about a centerline of a transmission direction, and the gate line has stepped structures on both sides of the centerline.
By changing the width of the gate line, the directly facing areas between the sources/drains and the gate line gradually decrease. The method is simple and practical.
Further, along the direction from the output proximal end to the output distal end of the gate line, widths of the conductive channels gradually decrease in the transmission direction.
According to another aspect of the present disclosure, a display device is further provided. The display device comprises the aforesaid array substrate.
According to the present disclosure, the directly facing areas between the sources/drains and the gate line are changed, so that a feedthrough is constant at all positions of the gate line, and the display uniformity of the panel can be improved.
The present disclosure will be described in a more detailed way below based on embodiments and with reference to the accompanying drawings, in the drawings:
In the drawings, the same components are represented by the same reference signs, and the size of each component does not represent the actual size of the corresponding component.
The present disclosure will be described in a more detailed way below with reference to the accompanying drawings.
In a feedthrough formula, Cgs represents a capacitor between a gate line and a source/drain of a switching element. That is, the gate line and the source/drain are equivalent to one capacitor, and the capacitance Cgs equals to a dielectric constant multiplied by a ratio of an area between two plates of the capacitor to a distance between the two plates. The dielectric constant is a constant, and the distance between the two plates is determined by a distance between the gate line and the source/drain. It can be understood by those skilled in the art that, the area between the two plates is a directly facing area between the gate line and the source/drain. Hence, the directly facing areas between the gate line and the sources/drains gradually decrease along a direction from an output proximal end to an output distal end of the gate line, so that the feedthrough ΔVp gradually decreases along the direction from the output proximal end to the output distal end of the gate line. In this manner, ΔVp tends to be consistent from the output proximal end to the output distal end of the gate line by adjusting the directly facing areas between the gate line and the sources/drains, so that an output voltage of the whole panel is uniform and a display uniformity of the panel can be improved.
The present disclosure is based on changing the capacitor between the gate line and the source/drain layer. In order to illustrate the technical problem to be solved and the technical means to be used in the present disclosure, only an essential portion in the present disclosure is illustrated, and as the prior art, other portions of the array substrate are not repeatedly described herein.
According to one embodiment of the present disclosure, an array substrate is provided.
As shown in
According to one embodiment of the present disclosure, a light shielding layer 28 is arranged on the glass substrate 21 corresponding to the conductive channels 221 so as to prevent backlight from irradiating the conductive channels 211. In this manner, a performance of switching devices will not be affected. A third insulating layer 29 is arranged between the light shielding layer 28 and the active layer 22. The third insulating layer 29 comprises an insulating layer 291 formed by SiNx and an insulating layer 292 formed by SiOx.
According to one embodiment of the present disclosure, the active layer 22 is made of low temperature polysilicon material and comprises ion heavily doped regions N+ arranged on two sides of the conductive channels 221 and the conductive channels 221 arranged between the ion heavily doped regions N+. Each of the ion heavily doped regions N+ comprises a drain region connected to the drain of a switching element and a source region connected to the source of the switching element.
According to one embodiment of the present disclosure, ion lightly doped regions are arranged between the conductive channels 221 and the ion heavily doped regions. Specifically, as shown in
According to some embodiments, other layers, such as a flat layer and a common electrode layer, are arranged on the second conductive layer of the array substrate, which will not be repeatedly described here.
As shown in
The transmission direction according to the present disclosure is a transmission direction of signals on the gate line. According to the present disclosure, the signals are transmitted on the gate line from the output proximal end to the output distal end.
According to one embodiment, along the direction from the output proximal end to the output distal end, a width of the gate line 10 gradually decreases. For example, the gate line can be arranged as a trapezoid. A longer bottom edge is the output proximal end of the gate line, while a shorter bottom edge is the output distal end of the gate line.
As shown in
As shown in
According to the two embodiments as shown in
The present disclosure is explained in detail with reference to preferred embodiments hereinabove, but the embodiments disclosed herein can be improved or substituted with the equivalents without departing from the protection scope of the present disclosure. In particular, as long as there are no structural conflicts, the technical features disclosed in each and every embodiment of the present disclosure can be combined with one another in any way, and the combined features formed thereby are within the protection scope of the present disclosure. The present disclosure is not limited by the specific embodiments disclosed herein, but includes all technical solutions falling into the protection scope of the claims.
Number | Date | Country | Kind |
---|---|---|---|
201710285719.8 | Apr 2017 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2017/084536 | 5/15/2017 | WO | 00 |