The present disclosure claims priority to Chinese Patent Application No. 202110113710.5, filed with the China National Intellectual Property Administration on Jan. 27, 2021, the content of which is hereby incorporated by reference in its entirety.
The present disclosure relates to the technical field of display, and particularly to an array substrate, a liquid crystal display panel and a display device.
A liquid crystal display (LCD) is widely used in modern information equipment, such as displays, TVs, mobile phones, and digital products, due to its advantages of light weight, low power consumption, low radiation, convenient portability and the like. The main structure of the liquid crystal display is composed of an array substrate, a color film substrate and a liquid crystal layer filled between the array substrate and the color film substrate.
However, the liquid crystal display in the related art has the problem that liquid crystals are not driven in a specified direction, which causes liquid crystal (LC) disclination in pixels, and thus black lines exist in the pixels.
The present disclosure provides an array substrate, a liquid crystal display panel and a display device.
An embodiment of the present disclosure provides an array substrate. The array substrate includes: a base substrate, data lines located on a side of the base substrate and extending in a first direction, a gate line and a common electrode signal line extending in a second direction, and a first electrode and a second electrode located in a region defined by intersection of two adjacent data lines, the gate line and the common electrode signal line, wherein the second electrode is located on a side of the first electrode facing away from the base substrate; the first electrode is in a block shape; the second electrode has a symmetry axis perpendicular to the gate line and passing through a center of the second electrode; the second electrode includes: a frame with an opening in a side, and a first group of electrode strips and a second group of electrode strips located in the frame and disposed on two sides of the symmetry axis respectively, the first group of electrode strips includes a plurality of first sub-electrode strips connected with the frame and extending in a third direction, and the second group of electrode strips includes a plurality of second sub-electrode strips connected with the frame and extending in a fourth direction; and an opening side of the frame faces a first type of signal lines, the first type of signal lines are other signal lines than the data lines and signal lines parallel to the data lines, and the fourth direction and the third direction are different extending directions.
An embodiment of the present disclosure further provides a liquid crystal display panel, including the array substrate provided by embodiments of the present disclosure.
An embodiment of the present disclosure further provides a display device, including the liquid crystal display panel provided by embodiments of the present disclosure.
In order to make the objectives, technical solutions, and advantages of embodiments of the present disclosure clearer, the technical solutions of embodiments of the present disclosure will be described clearly and completely in combination with the accompanying drawings of embodiments of the present disclosure. It is to be understood that the described embodiments are some, but not all, embodiments of the present disclosure. Based on the described embodiments of the present disclosure, all other embodiments attainable by those ordinary skilled in the art without involving any inventive effort are within the scope of the present disclosure.
Unless otherwise defined, the technical terms or scientific terms used herein shall have the general meanings understood by those with ordinary skills in the field to which this disclosure belongs. The “first”, “second” and similar words used in the present disclosure do not denote any order, quantity or importance, but are only used to distinguish different components. “Including” or “containing” and other similar words mean that an element or article that precedes the word is inclusive of the element or article listed after the word and equivalents thereof, but does not exclude other elements or articles. The terms “connecting” or “connected”, and the like, are not limited to physical or mechanical connections, but may include electric connections, whether direct or indirect. The terms “upper”, “lower”, “left”, “right”, and the like are used merely to denote a relative positional relationship that may change accordingly when the absolute position of an object being described changes.
In order to keep the following descriptions of embodiments of the present disclosure clear and concise, detailed descriptions of known functions and known components are omitted from the present disclosure.
An ADS pro mode is a traditional structure in which each pixel of RGB is in a vertical direction. In an initial stage, LC disclination occurs when a non-thin-film transistor (Unit Cell) sample simply composed of a second electrode layer (1ITO)-an insulating layer-a first electrode layer (2ITO, an electrode pattern with slits) is used for evaluation, as shown in
An improvement solution proposed to solve this problem is to open one of the left or right sides (ITO open), which also has an improvement effect in actual evaluation. However, when the design concept is applied on a thin film transistor sample actually composed of a second electrode layer (1ITO)-a gate layer (Gate)-an insulating layer-a source and drain layer (S/D)-an insulating layer-a first electrode layer (2ITO, an electrode pattern with slits), as shown in
In view of this, referring to
The first electrode 5 is in a block shape.
The second electrode 4 has a symmetry axis EF perpendicular to the corresponding gate line 2 and passing through the center 0 of the second electrode 4 (for example, if the outer contour of the second electrode 4 is a rectangle, then the center of the second electrode 4 is the center of the rectangle). The second electrode 4 includes a frame 41 with an opening in a side (for example, in
In an embodiment of the present disclosure, the second electrode 4 has slits and an opening in a side, the opening side of the frame 41 faces the first type of signal lines, the first type of signal lines are other signal lines than the data lines 1 and the signal lines parallel to the data lines 1. For example, the first type of signal lines may be the gate lines 2 or the common electrode signal lines 3. Electrical signals loaded by the gate lines 2 and the common electrode signal lines 3 remain unchanged in most of the time. For example, the electrical signals of the gate lines 2 are Vgh (for example, 32-35V) in a very short time, and are Vgl (for example, −8˜−10V) in all other time. When the refresh frequency is 60 Hz and the resolution is 4K, the gate lines 2 only have the Vgh voltage for 1/2160/60 seconds, and maintain the Vgl voltage for the remaining 2159/2160/60 seconds. Compared with the data lines 1, the Vgl voltage may be maintained all the time in a relative long time, that is, by making the signal line facing the opening side K1 of the second electrode 4 as a signal line with electrical signals substantially unchanged, and making the signal line facing an opposite side K2 of the second electrode 4 as a signal line with electrical signals substantially unchanged, the problem of black lines in pixels is avoided, where the opposite side K2 is the side of the frame 41 opposite to the opening side K1. Moreover, the block-shaped first electrode 5 is located on the side of the second electrode 4 with the slits facing the base substrate 10, to prevent the block-shaped first electrode 5 from covering an electric field formed by the second electrode 4 and the first electrode 5.
In some embodiments, referring to
The third figure from the left in
In some embodiments, referring to
In some embodiments, each first sub-electrode strip 421 and one second sub-electrode strip 422 may be symmetric with respect to the symmetry axis EF. At least part of the first sub-electrode strips 421 and the second sub-electrode strips 422 intersect at the symmetry axis EF to form a V-shaped structure facing away from the opening side of the frame 41.
In some embodiments, referring to
In some embodiments, the second electrode 4 is a common electrode, and the first electrode 5 is a pixel electrode; or, the second electrode 4 is a pixel electrode, and the first electrode 5 is a common electrode.
In some embodiments, referring to
In some embodiments, a first electrode layer, a gate insulating layer, an active layer, a source and drain layer, a passivation layer, and a second electrode layer may be sequentially disposed on a side of the base substrate 10. The first electrode layer may include the first electrode 5, the extension part 51 connected with the first electrode 5, the gate line 2, the gate 21 connected with the gate line 2, and the common electrode signal line 3. Material of the second electrode 4 and the extension part 51 may be indium tin oxide (ITO), and material of the gate line 2, the gate 21 connected with the gate line 2, and the common electrode signal line 3 may be metal. The second electrode layer may include the second electrode 4, and the connecting part 43 connected with the second electrode 4, and material of the second electrode 4 and the connecting part 43 may be indium tin oxide (ITO). Re-explanation is made based on film layer positions, the second electrode 4, the gate line 2, the common electrode signal line 3 are all on the same layer, but not connected to each other; the gate line 2 and the common electrode signal line 3 are made of the same metal, and the second electrode 4 is made of ITO; and the first electrode 5 is on the lowermost layer, and connected with the common electrode signal line 3 on the lower layer through a via hole, so electrical signals are also given Vcom signals.
In some embodiments, referring to
In some embodiments, referring to
An embodiment of the present disclosure also provides a liquid crystal display panel, including the array substrate provided by embodiments of the present disclosure.
An embodiment of the present disclosure also provides a display device, including the liquid crystal display panel provided by embodiments of the present disclosure.
Embodiments of the present disclosure have the following beneficial effects: in embodiments of the present disclosure, the second electrode has slits and is open in a side, the opening side of the frame faces a first type of signal lines, the first type of signal lines are other signal lines than the data lines and the signal lines parallel to the data lines, for example, the first type of signal lines may be the gate lines or the common electrode signal lines, where the electrical signals loaded by the gate lines and the common electrode signal lines remain unchanged in most of the time, for example, the electrical signals of the gate lines are Vgh (for example, 32-35V) in a very short time, and are Vgl (for example, −8˜−10V) in all other time, when the refresh frequency is 60 Hz and the resolution is 4K, the gate lines only have the Vgh voltage for 1/2160/60 seconds, and maintain the Vgl voltage for the remaining 2159/2160/60 seconds, compared with the data lines, the Vgl voltage may be maintained all the time in a relative long time, that is, by making the signal line facing the opening side of the second electrode as a signal line with electrical signals substantially unchanged, and making the signal line facing the opposite side of the second electrode as a signal line with electrical signals substantially unchanged, the problem of the black lines in the pixels is avoided, where the opposite side is the side of the frame opposite to the opening side.
It will be apparent to those skilled in the art that various modifications and variations can be made in the present disclosure without departing from the spirit or scope of the disclosure. Thus, it is intended that the present disclosure cover the modifications and variations of this disclosure provided they come within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
202110113710.5 | Jan 2021 | CN | national |