This application claims priority to China Patent Application No. 201911266283.3 filed on Dec. 11, 2019 with the National Intellectual Property Administration, titled “ARRAY SUBSTRATE, MANUFACTURING METHOD THEREOF, AND DISPLAY PANEL”, which is incorporated by reference in the present application in its entirety.
The present disclosure relates to the field of display technologies, and more particularly, relates to an array substrate, a manufacturing method thereof, and a display panel.
Organic light-emitting diode (OLED) devices are also called organic luminescent semiconductor devices. Regarding a working principle of OLEDs, holes from a cathode and electrons from an anode combine in a luminescent layer when electric power is supplied at appropriate voltages. Under an influence of Coulomb force, the holes and the electrons may recombine to form excitons (hole-electron pairs) which are in an excited state, and the excited state is unstable in normal environment. The excitons in the excited state transmit energy to luminescent materials, making the luminescent materials transition from a ground state to the excited state. Excitation energy generates photons, emits light energy, and creates light by radiation relaxation, and three primary colors, namely red, green, and blue, are generated according to compositions of the luminescent materials.
OLEDs have become one of the most important display technologies due to advantages such as low voltage requirement, high power saving efficiency, fast response times, light weight, thin body, simple structure, low cost, wide viewing angles, almost infinite contrast, and low power consumption.
Flexible display panels are frequently bent when being used, and cracks are easily generated due to force application. A force-relieving effect of organic layers is better than that of non-organic layers. Therefore, a recess is defined in a blank area of a wiring area, and an organic layer is filled in the recess to enhance the force-relieving effect. Because a recess area needs to be retained to be filled with the organic layer, when an organic layer in other areas is removed, a height difference is generated in the recess area, leading to breakage of a metal layer that is to cover the recess area in a subsequent process, and causing a large area of the organic layer to remain in a stacked structure. In a location where wires are connected, a depth of the recess significantly increases because of the organic layer. Therefore, metals of the wires are blocked and are unable to be completely deposited in the recess area, making the metals of the wires in the recess prone to damages. As a result, signals transmitted in a panel would be affected, leading to abnormal image display. Consequently, it is necessary to develop a novel display panel to solve the above problem.
An objective of the present disclosure is to provide an array substrate, a manufacturing method thereof, and a display panel to solve following problem: in conventional display panels, a depth of a recess significantly increases in a location where wires are connected because of an organic layer. Therefore, metals of the wires are blocked and are unable to be completely deposited in a recess area, making the metals of the wires in the recess easy to be damaged. As a result, signals transmitted in a panel would be affected, leading to an abnormal image be displayed.
To solve the above problem, an embodiment of the present disclosure provides an array substrate, including a display area and a bending area. The array substrate includes a substrate, a barrier layer, an insulating layer, a plurality of conductive layers, and an interlayer insulating layer. The barrier layer is disposed on the substrate, the insulating layer is disposed on the barrier layer, the conductive layers are spaced from each other in the insulating layer, and the interlayer insulating layer is disposed on the conductive layers. In the display area, a depressed surface of the interlayer insulating layer away from the substrate reaches the barrier layer to form a recess, the recess is filled with an organic material to form an organic layer, and a surface of the organic layer away from the substrate aligns with a surface of the interlayer insulating layer away from the substrate.
Furthermore, the array substrate further includes a buffer layer, an active layer, a source/drain layer, and a planarization layer. The buffer layer is disposed between the barrier layer and the insulating layer, wherein the organic layer penetrates through the buffer layer. The active layer is disposed between the buffer layer and the insulating layer. A source/drain layer is disposed on the interlayer insulating layer, wherein the source/drain layer is connected to the active layer by a through hole. A planarization layer is disposed on the source/drain layer.
Furthermore, the insulating layer includes a first gate insulating layer and a second gate insulating layer, and each of the conductive layers includes a first gate layer and a second gate layer. The first gate insulating layer is disposed on the barrier layer, the first gate layer is disposed on the first gate insulating layer, the second gate insulating layer is disposed on the first gate layer, the second gate layer is disposed on the second gate insulating layer, and the interlayer insulating layer is disposed on the second gate layer.
Another embodiment of the present disclosure further provides a method of manufacturing an array substrate, including following steps: a barrier layer forming step, including defining a display area and a bending area of an array substrate to be manufactured, providing a substrate, and forming a barrier layer on the substrate; an insulating layer forming step, including forming an insulating layer on the barrier layer; a conductive layer forming step, including disposing a plurality of conductive layers spaced apart from each other in the insulating layer; an interlayer insulating layer forming step, including forming an interlayer insulating layer on the conductive layers, wherein a depressed surface of the interlayer insulating layer away from the substrate reaches the barrier layer to form a recess; and an organic layer forming step, including filling the recess with an organic material, wherein a surface of the organic layer away from the substrate aligns with a surface of the interlayer insulating layer away from the substrate.
Furthermore, the method further includes: a buffer layer forming step, including forming a buffer layer between the barrier layer and the insulating layer, wherein the organic layer penetrates through the buffer layer; an active layer forming step, including forming an active layer between the buffer layer and the insulating layer; a source/drain layer forming step, including forming a source/drain layer on the interlayer insulating layer, and connecting the source/drain layer to the active layer by a through hole; and a planarization layer forming step, including forming a planarization layer on the source/drain layer.
Furthermore, the insulating layer forming step includes a first gate insulating layer forming step and a second gate insulating layer forming step, and the conductive layer forming step includes a first gate layer forming step and a second gate layer forming step. The first gate insulating layer forming step includes: forming a first gate insulating layer on the barrier layer. The first gate layer forming step includes: forming a first gate layer on the first gate insulating layer. A second gate insulating layer forming step includes: forming a second gate insulating layer on the first gate layer. A second gate layer forming step includes: forming a second gate layer on the second gate insulating layer, wherein the interlayer insulating layer is formed on the second gate layer.
Furthermore, the organic layer forming step includes: coating the organic material on the interlayer insulating layer and in the recess, and removing a portion of the organic material in the recess by using a halftone mask.
Furthermore, the organic layer forming step further includes: removing the organic material on the insulating layer by exposure, wherein the surface of the organic layer away from the substrate aligns with the surface of the interlayer insulating layer away from the substrate after the organic layer forming step.
Furthermore, a light transmittance of the halftone mask ranges from 20% to 45%.
Another embodiment of the present disclosure further provides a display panel, including the array substrate of the present disclosure.
Regarding the beneficial effects: the present disclosure relates to an array substrate, a manufacturing method thereof, and a display panel. In one aspect, in the present disclosure, a depressed surface of the interlayer insulating layer away from the substrate reaches the barrier layer to form a recess in the display area, and the recess is filled with an organic material to form an organic layer. As a result, applied forces generated when the array substrate is frequently bent can be released. In another aspect, without adding additional mask sheets, a portion of the organic material in the recess is removed by using a halftone mask, the organic material in other areas of the display area is completely removed, and the organic material of a photoresist layer in a bending area is retained. Therefore, a surface of the organic layer away from the substrate aligns with a surface of the interlayer insulating layer away from the substrate, so that there is no height difference when a top source/drain layer is disposed. As a result, a problem that metals of the wires are blocked and are unable to be completely deposited in the recess area due to an overly deep recess, which causes the metals of the wires in the recess to be prone to damages, affects signals transmitted in a panel, and leads to an abnormal image display, can be prevented.
The accompanying figures to be used in the description of embodiments of the present disclosure or prior art will be described in brief to more clearly illustrate the technical solutions of the embodiments or the prior art. The accompanying figures described below are only part of the embodiments of the present disclosure, from which those skilled in the art can derive further figures without making any inventive efforts.
Preferred embodiments of the present disclosure are illustrated below with reference to accompanying drawings to prove that the present disclosure can be implemented. The embodiments are used to fully describe technical solutions of the present disclosure so that those skilled in the art may clearly and easily understand the technical solutions. The present disclosure may be realized by many different types of embodiments; therefore, the scope of protection of the present disclosure is not limited to the embodiments mentioned in the specification.
It should be understood that terms such as “upper”, “lower”, “front”, “rear”, “left”, “right”, “inside”, “outside,” “lateral”, as well as derivative thereof should be construed to refer to the orientation as then described or as shown in the drawings under discussion. These relative terms are for convenience of description, do not require that the present disclosure be constructed or operated in a particular orientation, and shall not be construed as causing limitations to the present disclosure.
The identical or similar reference numerals constantly denote the identical or similar elements or elements having the identical or similar functions. In addition, for the sake of better understanding and description, the size and thickness of each component shown in the drawings are arbitrarily shown, but the present disclosure is not limited thereto.
It should be noted that a structure in which a first feature is “on” a second feature may include an embodiment in which the first feature directly contacts the second feature and may also include an embodiment in which an additional feature is formed between the first feature and the second feature. It should be noted that a structure in which a first feature is “mounted on” or “connected to” a second feature may include an embodiment in which the first feature directly mounted on or connected to the second feature and may also include an embodiment in which the first feature is mounted on or connected to the second feature by an additional feature.
As shown in
The substrate 1 may include a first substrate, an interlayer, and a second substrate. The first substrate and the second substrate may be made of polyimide (PI), so that they have exceptional flexibility. The interlayer may be made of SiO2, SiNx, or a stacked structure including SiO2 and SiNx. The interlayer made of the above materials has exceptional moisture and oxygen barrier performance and good durability.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
A light transmittance of the halftone mask ranges from 20% to 45%, so that the surface of the organic layer 16 away from the substrate 1 can align with the surface of the interlayer insulating layer 9 away from the substrate 1. As a result, there is no height difference appearing between the organic layer 16 and the interlayer insulating layer 9 in the recess, thereby preventing images from being affected due to breakage of wires in a subsequent process.
The organic material may be filled in the recess by vaporization or deposition.
The array substrate, the manufacturing method thereof, and the display panel provided by the present disclosure are described in detail above. It should be noted that embodiments illustrated in the present disclosure are used to help those skilled in the art understand the method and the spirit of the present disclosure, but are not used to limit the present disclosure. Descriptions of features or appearances in each embodiment are usually adapted to features or appearances in other embodiments. Although the present disclosure is illustrated by the embodiments, those skilled in the art are suggested to carry out many changes and modifications, and it is understood that such changes and modifications carried out without departing from the scope and the spirit of the disclosure are intended to be protected by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201911266283.3 | Dec 2019 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2020/074876 | 2/12/2020 | WO | 00 |