The present disclosure claims priority to Chinese Patent Application No. 201911308038.4, filed on Dec. 18, 2019 and entitled “ARRAY SUBSTRATE, METHOD FOR DRIVING SAME, DISPLAY MODULE AND DISPLAY DEVICE”, the entire contents of which are incorporated herein by reference.
The present disclosure relates to the technical field of display, and in particular, relates to an array substrate, a method for driving the same, a display module, and a display device.
Liquid crystal display (LCD) device is widely applied to the field of display due to the characteristics of small size, low power consumption, no radiation and the like.
In related arts, a plurality of gate lines extending in a first direction, a plurality of data lines extending in a second direction and a plurality of pixels disposed in an array are generally disposed on an array substrate in an LCD device, wherein the first direction is perpendicular to the second direction, each of the gate lines is connected to one row of pixels so as to provide a gate drive signal for the row of the pixels, and each of the data lines is connected to one column of pixels so as to provide a data signal for the column of the pixels.
Embodiments of the present disclosure provide an array substrate, a method for driving the same, a display module, and a display device. The technical solutions are as follows:
In one aspect, an array substrate is provided. The array substrate is provided with a plurality of regions and includes a plurality of data lines, a plurality of gate lines, a plurality of switch signal lines, and a plurality of pixels disposed in an array; wherein at least one row of the pixels are disposed in each of the regions, and each of the pixels includes a switch circuit, a drive circuit, and a light-emitting element, the switch circuit being connected to the drive circuit, and the drive circuit being connected to the light-emitting element; wherein
each of switch signal lines is connected to the switch circuits of the plurality of pixels disposed in at least one of the regions, and configured to provide a switch signal for the switch circuits connected to the switch signal line;
each of the data lines is connected to the switch circuits of one column of the pixels, and configured to provide a data signal for the switch circuits connected to the data line, and the switch circuit is configured to output the data signal to the drive circuit connected to the switch circuit in response to the switch signal; and
each of the gate lines is connected to the drive circuits of a plurality of rows of the pixels, at least two rows of the drive circuits connected to each of the gate lines are disposed in different regions, each of the gate lines is configured to provide a gate drive signal for the drive circuits connected to the gate line, and the drive circuit is configured to drive the light-emitting element connected to the drive circuit to emit light in response to the gate drive signal and the data signal.
Optionally, each of the switch signal lines is connected to the switch circuits of the plurality of pixels disposed in one of the regions, and the switch circuits connected to each of the switch signal lines are disposed in different regions.
Optionally, a plurality of rows of drive circuits connected to each of the gate lines are all disposed in different regions.
Optionally, the array substrate includes n gate lines, and n rows of the pixels are disposed in each of the regions;
wherein an ith gate line is connected to drive circuits of an ith row of pixels in each of the regions, n being a positive integer greater than 1, and i being a positive integer smaller than or equal to n.
Optionally, the drive circuit includes a drive transistor;
wherein a gate of the drive transistor is connected to the gate line, a first electrode of the drive transistor is connected to the switch circuit, and a second electrode of the drive transistor is connected to the light-emitting element.
Optionally, the switch circuit includes a switch transistor;
wherein a gate of the switch transistor is connected to the switch signal line, a first electrode of the switch transistor is connected to the data line, and a second electrode of the switch transistor is connected to the drive circuit.
Optionally, the switch circuit includes two switch transistors;
wherein gates of the two switch transistors are both connected to the switch signal line, a first electrode of one of the switch transistors is connected to the data line, a second electrode is connected to a first electrode of the other switch transistor, and a second electrode of the other switch transistor is connected to the drive circuit.
Optionally, the switch circuit includes two switch transistors; wherein
a gate of one of the switch transistors is connected to the switch signal line, a first electrode of one of the switch transistors is connected to a gate of the other switch transistor, and a second electrode of one of the switch transistors is connected to the drive circuit; and
a gate of the other switch transistor is connected to the data line, and a second electrode of the other switch transistor is connected to the drive circuit.
Optionally, the number of columns of a plurality of pixels disposed in an array included in the array substrate is less than the number of rows.
Optionally, each of the gate lines includes a first sub-line segment and a plurality of second sub-line segments connected to the first sub-line segment, each of the second sub-line segments being connected to drive circuits of one row of the pixels; and each of switch signal lines includes a third sub-line segment and a plurality of fourth sub-line segments connected to the third sub-line segment, each of the fourth sub-line segments is connected to the switch circuits of one row of the pixels;
wherein each of the first sub-line segments and each of the sub-line segments are parallel to each other, each of the second sub-line segments and each of the fourth sub-line segments are parallel to each other, and an extension direction of each of the first sub-line segments intersects an extension direction of any one of the second sub-line segments.
Optionally, each of the first sub-line segments and each of the third sub-line segments are both parallel to an extension direction of the data line; and
Each of the second sub-line segments and each of the fourth sub-line segment are both perpendicular to the extension directions of the data line.
Optionally, the number of columns of a plurality of pixels disposed in an array included in the array substrate is less than the number of rows, each of the switch signal lines is connected to the switch circuits of the plurality of pixels disposed in one of the regions, the switch circuits connected to each of the switch signal lines are disposed in different regions, the drive circuit includes a drive transistor, and the switch circuit includes a switch transistor; wherein
a gate of the drive transistor is connected to the gate line, a first electrode of the drive transistor is connected to the switch circuit, and a second electrode of the drive transistor is connected to the light-emitting element; and
a gate of the switch transistor is connected to the switch signal line, a first electrode of the switch transistor is connected to the data line, and a second electrode of the switch transistor is connected to the drive circuit.
In another aspect, a method for driving an array substrate is provided. The method is applicable to the array substrate and involves a plurality of drive periods in numbers same as switch signal lines. The method includes:
providing a data signal for each of the data lines in each of the drive periods;
providing a switch signal for one of the switch signal lines;
sequentially providing a gate drive signal for a plurality of gate lines;
outputting, by a switch circuit connected to the switch signal line, the data signal to a drive circuit connected to the switch circuit in response to the switch signal; and
driving, by the drive circuit, the light-emitting element connected to the drive circuit to emit light in response to the gate drive signals and the data signal;
wherein the switch signal is provided for different switch signal lines in different drive periods.
Optionally, providing the switch signal for one of the switch signal lines includes: continuously providing the switch signal at a first potential for one of the switch signal lines in each of the drive periods.
Optionally, each of the drive periods includes a plurality of sub-drive phases at intervals having the numbers same as gate lines included in the array substrate; and providing a switch signal for one of the switch signal lines includes:
providing the switch signal at the first potential for one of the switch signal lines in each of the sub-drive phases, and providing a switch signal at a second potential for one of the switch signal lines within an internal time frame of each two adjacent sub-drive phases;
sequentially providing gate drive signals for a plurality of gate lines includes:
providing the gate drive signals for one of the gate lines in each of the sub-drive phase, and providing the gate drive signals for different gate lines in different sub-drive phases.
In yet another aspect, the present disclosure provides a display module. The display module includes a gate drive circuit, a source drive circuit, a control circuit, and the above-mentioned array substrate; wherein
the gate drive circuit is connected to the gate lines in the array substrate and configured to provide the gate drive signal for the gate lines;
the source drive circuit is connected to the data lines in the array substrate and configured to provide providing the data signals for the data lines; and
the control circuit is connected to the switch signal lines in the array substrate and configured to provide the switch signals for the switch signal lines.
In yet still another aspect, a display device is provided. The display device includes the above-mentioned display module and a housing configured to provide packaging the display module.
For clearer descriptions of the technical solutions of the embodiments of the present disclosure, the accompanying drawings required to describe the embodiments are briefly described below. Apparently, the accompanying drawings described below are only some embodiments of the present disclosure. Those of ordinary skill in the art may further derive other accompanying drawings based on these accompanying drawings without inventive effort.
For clearer descriptions of the objectives, technical solutions, and advantages of the present disclosure, further detailed description will be made below with reference to the accompanying drawings.
Transistors adopted in all embodiments of the present disclosure may be thin film transistors or field-effect transistors or other devices with the same characteristics, and the transistors adopted in the embodiment of the present disclosure are mainly switch transistors according to the effect in the circuit. Sources and drains of the switch transistors adopted herein are symmetrical, and thus the sources and the drains may be interchanged. In the embodiment of the present disclosure, the sources are named with the first electrodes, and the drains are named with the second electrodes. According to the forms in the accompanying drawings, the intermediate end of the transistor is a gate, the signal input end is a source, and the signal output end is a drain. In addition, the switch transistor adopted in the embodiment of the present disclosure may be any one of a P-type switch transistor and an N-type switch transistor, the P-type switch transistor is conducted when the gate is at a low potential and cut off when the gate is at a high potential, and the N-type switch transistor is conducted when the gate is at the high potential and cut off when the gate is at the low potential.
In related arts, a gate line needs to be disposed on the array substrate for each row of pixels. More gate lines need to be disposed on the array substrate when the resolution of the display device is higher, thus, more gate driving integrated circuits (ICs) for providing signals for gate lines need to be disposed, and the cost is higher.
For example, referring to
Each of the switch signal lines SW may be connected to the switch circuits 101 of the plurality of pixels 10 disposed in at least one region P. Each of the switch signal lines SW may provide a switch signal for the switch circuits 101 connected to the switch signal line SW.
Each of the data lines S may be connected to the switch circuits 101 of one column of pixels 10. Each of the data lines S may provide a data signal for the switch circuits 101 connected to the data line S. The switch circuit 101 may output the data signals to the drive circuit 102 connected to the switch circuit in response to the switch signals.
For example, the switch circuit 101 may output the data signals provided by the data lines S to the drive circuit 102 connected to the switch circuit 101 when the switch signal lines SW provide the switch signals for the switch circuits 101.
Each of the gate lines G may be connected to the drive circuits 102 of a plurality of rows of pixels 10, and at least two rows of drive circuits connected to each of the gate lines G may be disposed in different areas P. Each of the gate lines G may provide a gate drive signal for the drive circuits 102 connected to the gate line G. The drive circuit 102 may drive the light-emitting element 103 connected to the drive circuit 102 to emit light in response to the gate drive signals and the data signals.
For example, the drive circuit 102 may output the data signal to the light-emitting element 103 connected to the drive circuit 102 so as to drive the light-emitting element 103 to emit light when the gate line G provides the gate drive signals for the drive circuit 102 and the switch circuit 101 outputs the data signals to the drive circuit 102.
In conclusion, the embodiment of the present disclosure provides the array substrate, wherein each of the switch signal lines may be connected to the switch circuits of the plurality of pixels disposed in at least one region, each of the switch circuits may output the data signal to the drive circuit connected to the switch circuit in response to the switch signal provided by the switch signal line, and thus, a gate line may be connected to a plurality of rows of pixels disposed in different regions. Compared with the related arts in which a gate line is disposed for each row of pixels, the method provided by the embodiment of the present disclosure has the advantage that reliable scanning of pixels row by row may be ensured by flexible control of the signals provided by the signal lines. The array substrate needs to be disposed with less amount of gate lines and also needs to be disposed with less amount of gate driving ICs, such that the cost is relatively low.
For example, referring to
By enabling each of the switch signal lines SW to be only connected to the switch circuits 101 of the plurality of pixels 10 disposed in one of the regions P, each of the switch signal lines SW only separately controls operating conditions of the plurality of pixels disposed in one of the regions P. In addition, by enabling each of the switch signal lines SW to be connected to the switch circuits 101 of the plurality of pixels 10 disposed in different regions P, thus, sequential scanning may be carried out on each of the regions by flexible control of the switch signal provided by each of the switch signal lines SW, and the display effect is ensured.
For example, the switch circuits 101 of the plurality of pixels 10 disposed in the k regions P may be sequentially started when switch signals are sequentially provided for the k switch signal lines SW1 to SWk, thereby enabling the plurality of pixels 10 disposed in the k regions P to sequentially emit light. Compared with the related arts in which a plurality of gate driving ICs are disposed to simultaneously drive the pixels disposed in the plurality of regions P, the display power consumption may be reduced by regional driving.
Optionally, referring to
By connecting each switch signal line SW to the switch circuits 101 of the plurality of pixels 10 disposed in one of the regions P and connecting each gate line G to drive circuits 102 of a plurality of rows of pixels 10 disposed in different division areas P, a plurality of rows of pixels disposed in the same region P may be further prevented from simultaneously emitting light by flexibly adjusting gate drive signals provided by the gate lines G, and the display effect may be further ensured.
Optionally, referring to
For example, referring to
By connecting the ith gate line G to the drive circuits 102 of the ith row of pixels 10 disposed in each of the regions P, the disposing of the gate lines G is facilitated, a plurality of rows of pixels 10 disposed in each of the regions P may sequentially emit light along an extension direction of the data line S, thereby further ensuring the display effect of the array substrate.
Optionally, the
A gate of the drive transistor T1 may be connected to gate lines G, a first electrode of the drive transistor T1 may be connected to a switch circuit 101, and a second electrode of the drive transistor T1 may be connected to a light-emitting component 103 (not shown).
Optionally, the array substrate 100 may be an array substrate of an LCD display device or an organic light-emitting diode (OLED) display device.
Referring to
Optionally, referring to
A gate of the switch transistor K1 may be connected to switch signal lines SW, a first electrode of the switch transistor K1 may be connected to data lines S, and a second electrode of the switch transistor K1 may be connected to the drive circuit 102. For example, referring to
Optionally, it is shown in conjunction with
As an optional implementation,
Gates of the two switch transistors K1 may be both connected to switch signal lines SW, a first electrode of one of the switch transistors K1 may be connected to data lines S, and a second electrode may be connected to a first electrode of the other switch transistor K1. A second electrode of the other switch transistor K1 may be connected to a drive circuit 102. Referring to
As another optional implementation,
Agate of one of the switch transistors K1 may be connected to switch signal lines SW, a first electrode may be connected to a gate of the other switch transistor K1, and a second electrode may be connected to a drive circuit 102. Referring to
A first electrode of the other switch transistor K1 may be connected to data lines S, and a second electrode may be connected to the drive circuit 102. Referring to
It should be noted that the number of columns of a plurality of pixels 10 disposed in an array included in the array substrate according to the embodiment of the present disclosure is less than the number of rows. It is assumed that the array substrate include pixels inn rows and m columns, wherein m is smaller than n. The array substrate according to the embodiment of the present disclosure may be an elongate array substrate, and a plurality of regions P may be disposed along the column directions of a plurality of pixels 10.
The elongate array substrate may be an array substrate of a conventional LCD display device or a reflection-type LCD display device or a bistable display device. The array substrate according to the embodiment of the present disclosure is not limited to the elongate array substrate, i.e., the array substrate also may be a square array substrate, and the number of columns of pixels included in the array substrate may be equal to the number of rows of pixels.
Optionally, in conjunction with
Each of the first sub-line segments G01 and each of the third sub-line segments SW01 are parallel to each other, each of the second sub-line segments G02 and each of the fourth sub-line segments SW02 are parallel to each other, and an extension direction of each of the first sub-line segments G01 intersects an extension direction of any one of the second sub-line segments G02.
For example, each of the first sub-line segments G01 and each of the third sub-line segments SW01 may be both parallel to an extension direction of the data line S. Each second sub-line segment G02 and each of the fourth sub-line segments SW02 may be both perpendicular to the extension direction of the data line S.
It is assumed that the array substrate 100 is provided with k regions, n rows of pixels are included in each of the k regions, and it may be determined that (k*n) gate lines need to be disposed in the array substrate in the related art to drive a plurality of rows of pixels 10 in the array substrate 100 when k is greater than 1 and n is greater than 2. In the array substrate according to the embodiment of the invention, reliable scanning of a plurality of rows of pixels 10 in the array substrate 100 may be realized only by disposing n gate lines. In other words, the array substrate according to the embodiment of the present disclosure needs to be disposed with less amount of gate lines, such that the number of gate lines need to be disposed may be reduced. Further, a circuit board such as a flexible printed circuit (FPC) is needed for the disposing of every gate driving IC, and thus, the array substrate according to the embodiment of the present disclosure needs to be disposed with less amount of FPCs. Materials required by the array substrate according to the embodiment of the present disclosure are relatively low in cost, such that the production cost is also low.
In conclusion, the embodiment of the present disclosure provides the array substrate, wherein each of the switch signal lines in the array substrate may be connected to the switch circuits of a plurality of pixels disposed in at least one region, each of the switch circuits may output the data signal to the drive circuit connected to the switch circuit in response to the switch signal provided by the switch signal line, and thus, a gate line may be connected to a plurality of rows of pixels disposed in different regions. Reliable scanning of pixels rows by rows may be ensured by flexible control of signals provided by the signal lines. The array substrate needs to be disposed with less amount of gate lines and further needs to be disposed with less amount of gate driving ICs, such that the cost is relatively low.
Step 601, a data signal is provided for each of the data lines in each of the drive periods, a switch signal is provided for one of the switch signal lines, a gate drive signal is sequentially provided for a plurality of gate lines, the data signal is output by a switch circuit connected to the switch signal line to a drive circuit connected to the switch circuit in response to the switch signal, and the light-emitting component connected to the drive circuit is driven by the drive circuit to emit light in response to the gate drive signal and the data signal.
Switch signals are provided for different switch signal lines in different drive periods, i.e., pixels disposed in different regions may be driven to emit light in different drive periods.
In conclusion, the embodiment of the present disclosure provides the method for driving the array substrate. Since the switch circuit may output the data signals provided by the data lines to a plurality of drive circuits connected to the switch circuit and disposed in at least one region in response to the switch signals provided by the switch signal lines, only one gate line may be connected to the drive circuits of a plurality of rows of pixels disposed in different regions, and reliable driving of a plurality of rows of pixels included in the array substrate may be realized by flexible control of signals provided by the signal lines. The array substrate needs to be disposed with less amount of gate lines and further needs to be disposed with less amount of gate driving ICs, such that the cost is relatively low.
As an optional implementation, the process of providing a switch signal for one of the switch signal lines, in step 601, may include:
continuously providing the switch signal at a first potential for one of the switch signal lines in each of the drive periods.
As another optional implementation, each of the drive periods may includea plurality of sub-drive phases at intervals having the numbers same as gate lines included in the array substrate. Correspondingly, the process of providing a switch signal for one of the switch signal lines, recorded in the step 601, may include:
providing the switch signal at a first potential for one of the switch signal lines at each of the sub-drive phases.
The method further includes: providing a signal at a second potential for one of the switch signal lines within an internal time frame of each two adjacent sub-drive phases, wherein the first potential is a valid potential, and the second potential is an invalid potential. Therefore, it should be also understood that the method include: stopping providing the switch signal for one of the switch signal lines within the internal time frame of each two adjacent sub-drive phases.
Correspondingly, the process of sequentially providing gate drive signals for a plurality of gate lines, recorded in the step 601, may include: providing the gate drive signals for one of the gate lines at each of the sub-drive phases, and providing the gate drive signals for different gate lines at different sub-drive phases.
In conjunction with
Taking the array substrate shown in
As an optional implementation,
Referring to
Further, referring to
Exemplarily, taking the first drive period Pe1 for example, referring to
Further, gate drive signals at the first potential are sequentially provided for the first gate line G1 until the nth gate line Gn in the drive period Pe1. The drive transistors T1 of a first row of pixels 10 until the drive transistors T1 of an nth row of pixels in each of the regions P are switched on row by row. For example, the drive transistors T1 of m pixels 10 in the first row in each of the regions are switched on when the first gate line G1 provides the gate drive signal at the first potential. The data lines S1 to Sm only output the data signals to the plurality of drive transistors T1 disposed in the first region P1, at the same time, the data signals are output to pixel electrodes of a plurality of rows of pixels disposed in the first region P1 row by row only by the drive transistors T1 switched on row by row and disposed in the first region P1, thereby realizing row-by-row charging of n rows of pixels disposed in the first region P1.
The driving modes of other drive periods Pe may be referred to that of the first drive period Pe1, which is not repeated herein.
As another an optional implementation,
As shown in
Further, referring to
Exemplarily, taking n sub-drive phases t1 to tn in a first drive period Pe1 for example, referring to
Further, gate drive signals at the first potential are sequentially provided for a first gate line G1 until an nth gate line Gn at the first sub-drive phase t1 until the nth sub-drive phase of the first drive period Pe1, the gate drive signals are provided for one of the gate lines at one of the sub-drive phases, thereby enabling the drive transistors T1 of a first row of pixels 10 until the drive transistors T1 of an nth row of pixels 10 disposed in each of the regions to be switched on row by row. The data lines S1 to Sm only output the data signals to a plurality of drive transistors T1 disposed in the first region P1, at the same time, the data signals are output to pixel electrodes of a plurality of pixels disposed in the first region P1 row by row only by the drive transistors T1 switched on row by row and disposed in the first region P1, thereby realizing row-by-row charging of the pixel electrodes of n rows of pixels disposed in the first division area P1.
The driving modes of other drive periods Pe may be referred to that of the first drive period Pe1, which is not repeated herein.
In conclusion, the embodiment of the present disclosure provides the method for driving the array substrate. The switch circuit may output the data signals provided by the data lines to the plurality of drive circuits connected to the switch circuit and disposed in at least one region in response to the switch signals provided by the switch signal lines, thus, only one gate line may be connected to the drive circuits of the plurality of rows of pixels disposed in different regions, and reliable driving of a plurality of rows of pixels included in the array substrate may be realized by flexible control of the signals provided by the signal lines. The array substrate needs to be disposed with less amount of gate lines and further needs to be disposed with less amount of gate driving ICs, such that the cost is relatively low.
The gate drive circuit 01 may be connected to gate lines G in the array substrate 100 and configured to provide gate drive signal for the gate lines. The source drive circuit 02 may be connected to data lines S in the array substrate and configured to provide data signals for the data lines S. The control circuit 03 may be connected to switch signal lines SW in the array substrate 100 and configured to provide switch signals for the switch signal lines SW.
For example, referring to
Optionally, an embodiment of present disclosure provides a display device. The display device includes the display module shown in
The display device may be any product or component having a display function such as the LCD display device, an OLED display device, an AMOLED display device, electronic paper, a mobile phone, a tablet PC, a television, a display, a notebook computer, a digital photo frame and navigator.
Those skilled in the art may clearly learned that, for convenience and brevity of description, the detailed working process of the array substrate and each circuit can be referred to the corresponding process in the foregoing method embodiment, and is not described herein again in this embodiment of the present disclosure.
The descriptions above are only optional embodiments of the present disclosure, but are not intended to limit the present disclosure; and any modifications, equivalent substitutions, improvements and the like made within the spirit and principles of the present disclosure are all intended to be concluded in the protection scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
201911308038.4 | Dec 2019 | CN | national |