Miwa, et al., “A 1-Mb 2-Tr/b Nonvolatile CAM Based on Flash Memory Technologies,” IEEE J. of Solid-State Circuits, 31(11): 1601-1609 (1996). |
Yamashita, H., et al. “A 28×128 CMOS Imager with 4×128 Bit-Serial column-Parallel PE Array,” ISSCC/Session 6/ CMOS Image Sensors with Embedded Processors/ 6.6, IEEE Solid-State Circuits Conference, (2001). |
Gealow, et al., “A Pixel-Parallel Image Processor Using Logic Pitch-Matched to Dynamic Memory,” IEEE J. of Solid-State Circuits, 34(6):831-839 (1999). |
Childers, et al., “SVP: Serial Video Processor,” IEEE Custom Integrated Circuits Conference (1990). |
Yano, K. et al., “A 3-8-ns CMOS 16 × 16-b Multiplier Using Complementary Pass-Transistor Logic,” IEEE J. of Solid State circuits, 25(2): 388-395 (1990). |
Elliott, et al., “Computational RAM: Implementing Processors in Memory,” IEEE Design & Test of Computers, 32-41 (1999). |