Number | Date | Country | Kind |
---|---|---|---|
4-028985 | Jan 1992 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
5133058 | Jensen | Jul 1992 | |
5173872 | Crawford et al. | Dec 1992 | |
5182799 | Tamura et al. | Jan 1993 | |
5249276 | Honmura et al. | Sep 1993 |
Entry |
---|
"2.6 Gbyte/sec Bandwidth Cache/TLB Macro for High-Performance RISK Processor," IEEEE 1991 Custom Integrated Circuits Conference, pp. 10.2.1 to 10.2.4, May 12-15, 1991, Toshinari Takayanagi, et al. |
"An In-Cache Address Translation Mechanism," 13th Annual International Symposium on Computer Architecture, Jun. 2-5, 1986, David A. Wood, et al. |