The present embodiments relate generally to power supplies, and more particularly to current regulation for multiphase switch-mode power supplies.
DC-to-DC voltage conversion is often performed by switching voltage regulators, or step-down regulators—also referred to as voltage converters, point-of-load regulators, or power converters—converting an input voltage to a regulated output voltage as required by one or more load devices. More generally, voltage regulators and current regulators are commonly referred to as power converters, and as used herein, the term power converter is meant to encompass all such devices. Switching voltage regulators often use two or more power transistors to convert energy at one voltage to another voltage. Challenges in the design of voltage regulators, particularly in connection with operating under various load conditions, are many, creating an opportunity for many improvements.
According to certain general aspects, the present embodiments relate generally to allowing phase currents of a multiphase switching power supply to be asymmetrically configured to any percentage of the total load current while maintaining excellent dynamic performance. According to certain other aspects, this allows for increased design flexibility for board area, solution cost and optimized efficiency.
These and other aspects and features of the present embodiments will become apparent to those ordinarily skilled in the art upon review of the following description of specific embodiments in conjunction with the accompanying figures, wherein:
The present embodiments will now be described in detail with reference to the drawings, which are provided as illustrative examples of the embodiments so as to enable those skilled in the art to practice the embodiments and alternatives apparent to those skilled in the art. Notably, the figures and examples below are not meant to limit the scope of the present embodiments to a single embodiment, but other embodiments are possible by way of interchange of some or all of the described or illustrated elements. Moreover, where certain elements of the present embodiments can be partially or fully implemented using known components, only those portions of such known components that are necessary for an understanding of the present embodiments will be described, and detailed descriptions of other portions of such known components will be omitted so as not to obscure the present embodiments. Embodiments described as being implemented in software should not be limited thereto, but can include embodiments implemented in hardware, or combinations of software and hardware, and vice-versa, as will be apparent to those skilled in the art, unless otherwise specified herein. In the present specification, an embodiment showing a singular component should not be considered limiting; rather, the present disclosure is intended to encompass other embodiments including a plurality of the same component, and vice-versa, unless explicitly stated otherwise herein. Moreover, applicants do not intend for any term in the specification or claims to be ascribed an uncommon or special meaning unless explicitly set forth as such. Further, the present embodiments encompass present and future known equivalents to the known components referred to herein by way of illustration.
The present embodiments relate generally to DC-to-DC voltage conversion, and more particularly to multiphase voltage regulators. One common example of such a voltage regulator, commonly called a buck regulator or buck controller, operates to convert an input voltage (e.g. from an adapter, a power line, battery, etc.) to a lower regulated voltage. It should be noted that although the present embodiments will be described in connection with an example application in a buck regulator, this is not limiting. Rather, one or more principles of the present embodiments can also be practiced in other types of regulators such as buck-boost and boost regulators. According to certain general aspects, the present embodiments more particularly relate to an architecture and methodology that enables individual phase currents of a multiphase voltage regulator to be asymmetrically configured to any percentage of the total load current while maintaining excellent dynamic performance.
Controller 102 is, for example, a flexible PWM controller. In embodiments, controller 102 can meet any applicable Intel server-class transient performance specifications, any microprocessor, FPGA, or Digital ASIC rail requirements and can include an adjustable load setting. In these and other embodiments, applications of voltage regulator 100 can include networking equipment, telecom and datacom equipment, server and storage equipment, Internet of Things (IOT) devices, point-of-load power supply (e.g., power supply for memory, DSP, ASIC, FPGA cores), etc.
Power stage 104 is a switching power controller component. It receives a PWM signal from controller 102 and drives current from an input power source having voltage VIN into its respective inductor 106 based thereon, as can be done in any number of ways known to those skilled in the art. For example, power stage 104 can include switching transistors such as power MOSFETs, as well as drivers and other similar components.
In the example of
In general operation, error amplifier 110 receives a feedback signal representing the output voltage VOUT and a reference voltage WREF and generates a compensation signal COMP based on a difference between the two voltages. Window generator 112 receives the COMP signal and generates upper and lower window voltages VWP and VWN, respectively, based thereon (typically fixed voltage values above and below COMP). Current synthesizer 114 receives VIN and VPHASE and uses them to generate an estimate of the current through inductor 106, which current estimate takes the form of a ramp signal VR (i.e. a synthesized current signal). PWM/timing logic 116 compares the ramp signal VR with the upper and lower window voltages VWP and VWN and uses the results of the comparison to develop PWM and/or clock signals for controlling power stage 104. In general, these signals from PWM/timing logic 116 cause power stage 104 to begin to increase the current through inductor 106 when VR reaches VWN and to begin to decrease the current when VR reaches VWP.
According to certain aspects, hysteretic control such as that provided by VR 100 provides higher noise immunity and shaping for transient performance while maintaining current mode control. However, there are many design challenges when attempting to expand the total load current range of a single phase VR (e.g. to account for a wide range of operating and load conditions) without causing very undesirable increases in design cost and consumption of board area. To address these and other challenges, multiphase voltage regulators have been developed.
To implement a master-slave multiphase control scheme, VR 200 includes a number of adaptations to other components of the single-phase VR 100. For example, rather than a single current synthesizer 114, each slave has an inductor current synthesizer 214 which generates its own ramp signal VR1, VR2. As another example, the functionality of PWM/timing block 116 is split between master 202 and slaves 204. More particularly, a dVCOMP/dt controlled VCO 216 in master 202 generates a master ramp signal VR which is used to create a master clock (i.e. a clock pulse from a one-shot in block 220 that is fired when a comparator in block 220 detects that the master VR signal falls to the value of the lower window VW−). Based on this master clock, a master clock steering block 218 distributes PWM turn on clocks to each slave phase 204. Each slave turns on PWM in response to the clock from block 218, and turns off PWM when its respective VR reaches a hysteretic window voltage VW+ provided by window generator 212 in master 202. This provides peak current mode hysteretic control.
Waveforms 306 and 308 illustrate the clocks distributed to slaves 204-1 and 204-2 by block 218. As can be seen, block 218 can implement phase interleaving, where each slave receives one-half of the master clocks, in sequential order. It should be noted, however, that VR 1200 can include functionality for adding and dropping phases, depending on load conditions, which can be implemented using various techniques known to those skilled in the art. In this regard, for example, one of slaves 204-1 and 204-2 can be turned off during light load conditions. In this case, in contrast to the waveforms shown in
Finally, referring to
Multiphase VR's such as those shown in
For current balance, however, each phase generally needs to have the same inductance, and each phase inductance of the multiphase VR can be lower than the inductance in a comparable single phase VR. So when phases are dropped, the amount of inductance in a single operating phase of a multiphase VR is lower and both ripple specification and overall power conversion efficiency is impacted negatively. In particular, the present Applicant recognizes that multiphase VR's generally have poorer light load efficiency than single phase VR's. This can be especially problematic in situations where, for example, the input power source (e.g. the supply for VIN) is a battery. In these situations, prolonged periods of light load conditions can cause a multiphase VR to drain the battery more quickly than a single phase VR, which can undermine the other benefits of using a multiphase VR instead of a single phase VR.
The present embodiments address the above and other problems by allowing for asymmetric inductances and load currents in each phase without impacting overall dynamic performance. Each phase naturally tracks to the desired target. When phases are shed, the remaining active phase(s) will have larger inductors that reduce ripple and maintain higher efficiency.
Rather than phases being symmetric as in the previous examples, they are asymmetric in this VR architecture. Specifically in this three-phase example to be described in more detail below, inductor 406-3 of phase 404-3 is twice the size of the inductors 406-1 and 406-2 of phases 404-1 and 404-2. It should be noted that any numbers of phases and inductor size ratios are possible, and those skilled in the art will be able to implement such other numbers and ratios after being taught by the present examples.
To implement control over this asymmetric architecture, VR 400 includes a number of features. For example, error amplifier 410 generates a secondary compensation signal, COMP2, that has half the gain of the original COMP signal but the same DC operating position.
Window generator 412 generates around COMP2 a new hysteretic window that is half of VW, as represented by outputs VWP2 and VWP2 in addition to VWP and VWN. The asymmetric phase 404-3 receives the new window voltage VWP2, whereas the other phases receive VWP. Although not shown in
Master timing module 424 can include components similar to those in previous examples for providing clock signals to control the PWM turn on of the phases. It should be noted that master timing module 424 can have functionality for, by itself or by receiving controls from an external source such as an embedded controller, adding and dropping phases. This can be done based on load conditions, and in many ways known to those skilled in the art. In any event, based on the number of phases that are active at a given time, master timing module 424 can adjust the provision of clock signals to only the active phases, and to turn on an off phase interleaving as appropriate. Similarly, individual phases 404 can be turned on and off as appropriate. Preferably, however, the asymmetric phase is always operational (i.e. the last phase to be dropped).
More particularly
It should be noted that the gains of all of the gm amplifiers in these examples are the same.
It should be further noted that, although the example components in
Waveforms 602 illustrate the response of signals COMP and COMP2 to the conditions, as well as how COMP2 has one-half the gain of COMP while otherwise tracking COMP. Waveforms 604 illustrate how the current IL3 in the asymmetric phase has one half the value of the currents IL1 and IL2 in the symmetric phases, while all phases are being operated.
It should be noted that only one three-phase example was shown in this presentation. However, the principles of the embodiments can be easily expanded to other examples. Moreover, different inductors on every phase can be used. Further, the same inductor can be used but with different current scaling. Still further, current scaling that is independent of inductor scaling can be employed. Those skilled in the art will understand how to implement such variations after being taught by these examples.
In block 702, the voltage regulator is configured with one or more asymmetric phases. This can be done based on the respective values of inductances 406 included in each phase 404. For example, with reference to the three-phase examples of
In block 704, it can be determined if there are heavy load conditions (or if operating load conditions have changed to be heavier than before). This can be done by monitoring the output current and/or voltage and comparing to a threshold, using various techniques known to those skilled in the art. In this case, or for example when the regulator is first powered up, block 706 is entered, where one or more phases are added. For example, with reference to the three-phase examples of
In block 708, it can be determined if there are light load conditions (or if operating load conditions have changed to be lighter than before). This can be done by monitoring the output current and/or voltage and comparing to a threshold, using various techniques known to those skilled in the art. In this case, block 710 is entered, where one or more phases are dropped. For example, with reference to the three-phase examples of
Although the present embodiments have been particularly described with reference to preferred ones thereof, it should be readily apparent to those of ordinary skill in the art that changes and modifications in the form and details may be made without departing from the spirit and scope of the present disclosure. It is intended that the appended claims encompass such changes and modifications.
The present application claims priority to U.S. Provisional Patent Appin. No. 62/750,039 filed Oct. 24, 2018, the contents of which are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
62750039 | Oct 2018 | US |