Asymmetric power flow controller for a power converter and method of operating the same

Information

  • Patent Grant
  • 10084380
  • Patent Number
    10,084,380
  • Date Filed
    Tuesday, November 22, 2016
    7 years ago
  • Date Issued
    Tuesday, September 25, 2018
    5 years ago
Abstract
A controller for a power converter formed with a plurality of converter stages, and method of operating the same. In one embodiment, the controller includes a power system controller configured to determine an unequal current allocation among the plurality of converter stages based on an operation of the power converter. The controller also includes a converter stage controller configured to control an output current produced by each of the plurality of converter stages in response to the current allocation.
Description
TECHNICAL FIELD

The present invention is directed, in general, to electronic devices and, in particular, to a controller for a power converter formed with a plurality of converter stages, and method of operating the same.


BACKGROUND

Modern electronic systems are generally powered from a voltage source that provides a specified load input voltage such as a regulated direct current (“dc”) input voltage. The load input voltage is generally provided by a dedicated power converter. An important consideration in the design of such a dedicated power converter is the power conversion efficiency to produce the specified load input voltage from an input power source such as an alternating current (“ac”) mains. Power conversion efficiency is understood to be the ratio of an output power to an input power of the power converter.


A conventional power converter can generally be characterized by a nonlinear efficiency function that relates its power conversion efficiency to one or more operating parameters such as input voltage and output current. Further operating parameters such as an operating temperature are also known to affect efficiency, generally to a lesser extent. An efficiency function can be determined from laboratory measurements on a particular power converter design.


Power converters are often designed with a plurality of paralleled power processing stages (referred to as “converter stages” of a multi-stage power converter), each of which produces an equally divided proportionate part of the total output current. The several equally divided proportionate parts of the output current produced by the plurality of converter stages are summed at a circuit node to produce the total output current from the power converter. In conventional practice, the converter stages are jointly regulated to control an output characteristic of the power converter such as an output voltage, and each of the converter stages produces its equal share of the total output current. The result is the efficiency of the power converter is substantially equal to that of the efficiencies of the converter stages, which efficiencies are all substantially equal for their equally divided proportionate part of the total output current.


What is needed in the art is a technique to take advantage of the design of a power converter formed with a plurality of converter stages to produce improved power conversion efficiency. A technique that takes advantage of the plurality converter stages to improve overall power conversion efficiency without adding substantial cost to a power converter would address an industry need in view of current market trends.


SUMMARY OF THE INVENTION

These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by advantageous embodiments of the present invention, which include a controller for a power converter formed with a plurality of converter stages, and method of operating the same. In one embodiment, the controller includes a power system controller configured to determine an unequal current allocation among the plurality of converter stages based on an operation of the power converter. The controller also includes a converter stage controller configured to control an output current produced by each of the plurality of converter stages in response to the current allocation.


The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter, which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a schematic diagram of an embodiment of a power converter including power conversion circuitry;



FIG. 2 illustrates a graphical representation demonstrating power converter efficiency of a power converter;



FIGS. 3 and 4 illustrate block diagrams of an embodiment of a power converter;



FIG. 5 illustrates a flow diagram of an embodiment of a method of operating a power converter;



FIGS. 6 to 10 illustrate block diagrams of an embodiment of a portion of a control process employable with a converter stage controller;



FIG. 11 illustrates a graphical representation demonstrating power converter efficiency of a power converter; and



FIG. 12 illustrates a flow diagram of an embodiment of a method of operating a power converter.





Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the preferred embodiments and are not necessarily drawn to scale


DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.


Embodiments will be described in a specific context, namely, a controller for a power converter (also referred to as a “multi-stage power converter”) constructed with a plurality of converter stages that controls an output current of the plurality of converter stages to improve overall power conversion efficiency, and methods of operating the same. While the principles of the present invention will be described in the environment of a power converter formed with a plurality of paralleled converter stages, any application or related semiconductor technology such as a power amplifier or motor controller formed with a plurality of power converter stages that may benefit from individual (e.g., but unequal) control of the plurality of power converter stages is well within the broad scope of the present invention.


Referring initially to FIG. 1, illustrated is a schematic diagram of an embodiment of a power converter including power conversion circuitry. While the power converter illustrated in FIG. 1 includes a single converter stage, the power conversion circuitry can be replicated to form a multi-stage power converter. The power converter includes a power train 110, a controller 120 and a driver 130 including control circuit elements, and provides power to a power system such as a microprocessor. While in the illustrated embodiment, the power train 110 employs a buck converter topology, those skilled in the art should understand that other converter topologies such as a forward converter topology are well within the broad scope of the present invention.


The power train 110 receives an input voltage Vin from a source of electrical power (represented by a battery) at an input thereof and provides a regulated output voltage Vout to power, for instance, a microprocessor at an output thereof. In keeping with the principles of a buck converter topology, the output voltage Vout is generally less than the input voltage Vin such that a switching operation of the power converter can regulate the output voltage Vout. An active element such as a power semiconductor switch (e.g., a main power semiconductor switch Qmn) is enabled to conduct for a primary interval (generally co-existent with a primary duty cycle “D” of the main power semiconductor switch Qmn) and couples the input voltage Vin to an output filter inductor Lout. During the primary interval, an inductor current Lout flowing through the output filter inductor Lout increases as a current flows from the input to the output of the power train 110. A portion of the inductor current Lout is filtered by the output capacitor Cout.


During a complementary interval (generally co-existent with a complementary duty cycle “1-D” of the main power semiconductor switch Qmn), the main power semiconductor switch Qmn is transitioned to a non-conducting state and another active element such as another power semiconductor switch (e.g., an auxiliary power semiconductor switch Qaux) is enabled to conduct. The auxiliary power semiconductor switch Qaux provides a path to maintain a continuity of the inductor current Lout flowing through the output filter inductor Lout. During the complementary interval, the inductor current Lout through the output filter inductor Lout decreases. In general, the duty cycle of the main and auxiliary power semiconductor switches Qmn, Qaux may be adjusted to maintain a regulation of the output voltage Vout of the power converter. Those skilled in the art should understand, however, that the conduction periods for the main and auxiliary power semiconductor switches Qmn, Qaux may be separated by a small time interval to avoid cross conduction therebetween and beneficially to reduce the switching losses associated with the power converter. The duty cycle can be controlled with respect to a phase angle of a periodic clock signal tclock produced by an oscillator that may be internal to the controller 120. The designations VDRAIN and VGND illustrated in FIG. 1 identify a drain terminal of the power semiconductor switch Qmn and a ground terminal of the power converter, respectively.


The controller 120 receives the desired characteristic such as a desired 1.2 volt power system bias voltage Vsystem from an internal or external source associated with the microprocessor, and the output voltage Vout of the power converter. The controller 120 is also coupled to the input voltage Vin of the power converter and a return lead of the source of electrical power (again, represented by a battery) to provide a ground connection therefor. A decoupling capacitor Cdec is coupled to the path from the input voltage Vin to the controller 120. The decoupling capacitor Cdec is configured to absorb high frequency noise signals associated with the source of electrical power to protect the controller 120. Alternatively, the controller 120 may receive an allocated stage current Istage to control an output current of a converter stage of a multi-stage power converter.


In accordance with the aforementioned characteristics, the controller 120 provides a signal (e.g., a pulse width modulated signal SPWM) to control a duty cycle and a frequency of the main and auxiliary power semiconductor switches Qmn, Qaux of the power train 110 to regulate the output voltage Vout or the allocated stage current Istage thereof. The controller 120 may also provide a complement of the signal (e.g., a complementary pulse width modulated signal S1-PWM) in accordance with the aforementioned characteristics. Any controller adapted to control at least one power semiconductor switch of the power converter is well within the broad scope of the present invention. As an example, a controller employing digital circuitry is disclosed in U.S. Pat. No. 7,038,438, entitled “Controller for a Power Converter and a Method of Controlling a Switch Thereof,” to Dwarakanath, et al. and U.S. Pat. No. 7,019,505, entitled “Digital Controller for a Power Converter Employing Selectable Stages of a Clock Signal,” to Dwarakanath, et al., which are incorporated herein by reference.


The power converter also includes the driver 130 configured to provide drive signals SDRV1, SDRV2 to the main and auxiliary power semiconductor switches Qmn, Qaux, respectively, based on the signals SPWM, S1-PWM provided by the controller 120. There are a number of viable alternatives to implement a driver 130 that include techniques to provide sufficient signal delays to prevent crosscurrents when controlling multiple power semiconductor switches in the power converter. The driver 130 typically includes active elements such as switching circuitry incorporating a plurality of driver switches that cooperate to provide the drive signals SDRV1, SDRV2 to the main and auxiliary power semiconductor switches Qmn, Qaux. Of course, any driver 130 capable of providing the drive signals SDRV1, SDRV2 to control a power semiconductor switch is well within the broad scope of the present invention. As an example, a driver is disclosed in U.S. Pat. No. 7,330,017, entitled “Driver for a Power Converter and Method of Driving a Switch Thereof,” to Dwarakanath, et al., which is incorporated herein by reference. Also, an embodiment of a semiconductor device that may embody portions of the power conversion circuitry is disclosed in U.S. Pat. No. 7,230,302, entitled “Laterally Diffused Metal Oxide Semiconductor Device and Method of Forming the Same,” to Lotfi, et al., and U.S. patent application Ser. No. 14/091,739, entitled “Semiconductor Device including Alternating Source and Drain Regions, and Respective Source and Drain Metallic Strips,” to Lotfi, et al., which are incorporated herein by reference, and an embodiment of an integrated circuit embodying power conversion circuitry, or portions thereof, is disclosed in U.S. Pat. No. 7,015,544, entitled “Integrated Circuit Employable with a Power Converter,” to Lotfi, et al., which is incorporated by reference. Also, an embodiment of a packaged integrated circuit embodying a power converter and controller is disclosed in U.S. patent application Ser. No. 14/632,641, entitled “Packaged Integrated Circuit Including a Switch-Mode Regulator and Method of Forming the Same,” which is incorporated by reference.


Turning now to FIG. 2, illustrated is a waveform diagram demonstrating power converter efficiency of a power converter. The waveform diagram displays power converter efficiency η verses load current Iload of the power converter at a particular input voltage Vin. As illustrated by the curved line in FIG. 2, a maximum power converter efficiency ηmax is achieved at an optimum output current level Iopt that is generally less than a maximum rated output current Imax for the power converter. The designer of a power converter generally takes into account an expected operating current level for a particular application to maximize power converter efficiency η at an expected operating current level and at an expected operating input voltage. However, in many power system applications a power converter operates over a range of input voltages and a range of output currents. Thus, the power converter frequently provides a power conversion efficiency substantially lower than its maximum value.


The power converter efficiency curve illustrated in FIG. 2 shows that a relatively high power converter efficiency ηhigh can be obtained over a limited range of currents extending between the current levels Ia, Ib, which can reflect either the total output current of the power converter or the individual currents produced by symmetrically sized converter stages (i.e., for converter stages substantially equally constructed).


A controller for a multi-stage power converter may control the current produced by symmetric converter stages in equally allocated portions (i.e., each converter stage is controlled to produce the same contribution to the total output current). In such a case, a multi-stage power converter does not independently regulate power flow in each converter stage. Equal current/power sharing among the converter stages is achieved by using substantially identical components to construct the converter stages.


As introduced herein, a power converter is formed with a plurality of converter stages coupled to common input node and a common output node. A portion of the controller, referred to herein as a power system controller, regulates a characteristic at the output node such as an output voltage. In addition, the power system controller determines and regulates allocation of current produced by the individual converter stages and supplied to the common output node to improve an overall power conversion efficiency of the power converter. In an embodiment, the power system controller allocates and regulates the division of current produced by the individual converter stages with consideration of another power system characteristic such as a level of output ripple voltage, in addition to the overall power conversion efficiency. In an embodiment, a duty-cycle phase angle of each converter stage may be differently controlled to reduce, for example, an output voltage or current ripple.


The converter stage controllers regulate individual output currents of respective converter stages to be equal to an allocation of current determined by the power system controller. In an embodiment, the individual converter stages are symmetrically constructed to exhibit essentially equal power conversion efficiencies at a particular output current level. In an embodiment, the individual converter stages are asymmetrically constructed to exhibit different power conversion efficiencies at a particular output current level.


Thus, control of an output characteristic such as power converter output voltage and the current allocation among a plurality of converter stages are arranged so that an overall improvement in power conversion efficiency is obtained without compromising control of the output characteristic. This power converter control architecture is applicable to both symmetric and asymmetric power converter architectures formed with a plurality of converter stages. It is noted that the power processed by each converter stage is proportional to the current produced by each converter stage because each converter stage produces substantially the same output voltage. The power converter constructed with a plurality of converter stages, particularly asymmetrically constructed converter stages that are asymmetrically controlled, have been found to exhibit an efficiency improvement as high as thirty percent in some environments in comparison to a power converter constructed with symmetric stages that are each identically controlled to contribute the same level of output current.


Turning now to FIG. 3, illustrated is a block diagram of an embodiment of a power converter. The power converter includes a power system controller 310 and a converter stage controller 320 that jointly control a plurality of N (where N>1) converter stages DC/DC1, . . . , DC/DCN. The power system controller 310 produces the system output voltage Vsystem coupled to converter stage controller 320. In addition, power system controller 310 produces current allocations 314 for the converter stage controller 320 to control their individual contributions to the load current Iload produced by the converter stages DC/DC1, . . . , DC/DCN. The power system controller 310 receives power converter measurements such as an input voltage Vin and an output voltage Vout produced at a circuit node 355. The power system controller 310 is constructed with power converter efficiency curves that represent efficiencies of the individual converter stages as a function of input voltage, output voltage, and individual converter stage output currents. In addition, the power system controller 310 includes an optimization algorithm to reduce an operation/performance/penalty function, such as minimizing or otherwise reducing an overall power loss of the power converter under constraints, such as a maximum output current for a particular converter stage. Minimizing or otherwise reducing an overall power loss is substantially equivalent to maximizing or improving an overall power conversion efficiency. Processes to augment or optimize an operation function are well known in the art and will not be described herein in the interest of brevity.


The converter stage controller 320 also receives measurements such as measurements of the converter stage load currents I1, . . . , IN produced by the converter stages DC/DC1, . . . , DC/DCN. Corresponding driver circuits DRV1, . . . , DRVN produce drive signals for power switches (not shown) in the respective converter stages DC/DC1, . . . , DC/DCN to produce an allocated proportion of the load current Load as signaled by the power system controller 310. In an embodiment, one converter stage controls the output voltage Vout to be equal to the system voltage Vsystem, and the remaining N−1 converter stages control their individual contributions to the load current Iload.


The efficiency curves employed by the power system controller 310 can be represented, without limitation, by a look-up table or by an analytic function. The optimization algorithm that reduces the penalty function can be constructed, without limitation, with software code or with a state machine. The optimization algorithm can reside in a field-programmable gate array (“FPGA”) and/or in a separate dc-dc controller. The control processes for the voltage and current employed by the converter stage controller 320 can be linear or nonlinear, can operate in a voltage mode or a current mode, and can be operated continuously or can operate in discrete time steps. The implementation of the converter stage controller 320 can be constructed with an analog or digital circuit.


In operation, power converter efficiency functions as a function of individual converter stage currents, η1(I1), η2(I2), . . . , ηN(IN), are obtained and stored for each of the N converter stages. An example operation/performance/penalty function J dependent on the individual converter stage currents I1, . . . , IN is represented below by equation (1):










J
=



I
1



η
1



(

I
1

)



+


I
2


η


(

I
2

)



+









I
N


η


(

I
N

)






,




(
1
)








where the operation/performance/penalty function J is proportional to an equivalent overall power converter input current constructed as a sum of terms formed by dividing individual converter stage currents by their respective power converter efficiencies. Minimizing the function J is substantially equivalent to maximizing overall power converter efficiency. It is contemplated that other penalty functions can be employed in place of that illustrated above by equation (1). A constraint on the individual converter stage currents is that they sum to the load current hoax as illustrated below by equation (2):

Iload=I1+I2+ . . . +IN.  (2)


The optimization algorithm selects the individual allocated converter stage currents such that the operation/performance/penalty function J is minimized or otherwise reduced under the constraint of equation (2). The individual converter stage currents allocated by the power system controller are used by the converter stage controller to control the proportionate share of current produced by the individual controller stages.


Turning now to FIG. 4, illustrated is a block diagram of an embodiment of a power converter. The power converter includes a power system controller formed with a reference generator RG that produces a system voltage (e.g., a reference voltage Vref) to control an output voltage Vout of the power converter. In addition, the power system controller includes an estimator EST that performs a minimization (or reduction) of an operation/performance/penalty function such as the performance/penalty function J described previously above. The power system controller produces desired proportionate current levels Iout1_est, Iout2_est for each of the two converter stages CS1, CS2 of the power converter. To perform the necessary control functions, a measurement (via a current measurement device CMD) of a load current (e.g., an output current Iout) supplied to a load LD as well the output voltage Vout are measured and supplied to the power system controller. The power system controller may also measure an input voltage (not shown) to the power converter. The power system controller can also provide a desired current Iref2 for the converter stage CS2, a current ratio Iratio between the two converter stages CS1, CS2 and an estimate of a load load2 est for the converter stage CS2 to the converter stage controller.


The allocated proportionate current levels Iout1_est, Iout2_est for the two converter stages CS1, CS2 are coupled to the converter stage controller that produces control signals “high 1” (also designated “H1”), “low 1” (also designated “L1”), “high 2” (also designated “H2”), “low 2” (also designated “L2”) for power switches in the converter stages CS1, CS2. These control signals produce proportionate shares of respective converter stage currents that optimize (or other reduce) the performance/penalty function J. The measured inductor currents I_inductor1, I_inductor2 provide an indication of the current levels from the converter stages CS1, CS2, respectively, to the power system controller.


Turning now to FIG. 5, illustrated is a flow diagram of an embodiment of a method of operating a power converter. The method describes a process for computing individual converter stage currents that produce a minimum or improved value for the performance/penalty function J. The process begins in a step or module 510 wherein various parameters such as power converter voltages Vin, Vout, efficiency curves, etc., to perform the method are initialized. In a step or module 520, a search sequence is defined to find a desired set of values for the individual converter stage currents I1, . . . , IN that reduce or otherwise improve the performance/penalty function J. For example, test values or incremental changes for the individual converter stage currents I1, . . . , IN can be selected, without limitation, by a random search process in an N-dimensional space spanning the N individual converter stage currents. Each converter stage current is constrained to lie in the range [0, Ii_max], where Ii_max is a maximum current rating for the ith converter stage. In another alternative, a small change for a selected individual converter stage current is made one at a time for each converter stage current, and an assessment is made whether the performance/penalty function J is increased or decreased. The direction of change for the individual converter stage current is then determined by the sign of the change of the performance/penalty function J.


In a step or module 530, the performance/penalty function J is calculated for a next combination of the individual converter stage currents I1, . . . , IN. In a step or module 540, the value of the performance/penalty function J is compared to a previous value Jmin computed in a previous step. If the value of the performance/penalty function J is less than the previous value Jmin, then the process continues in a step or module 550 wherein the value Jmin is updated and the corresponding individual converter stage currents I1, . . . , IN are stored. If the value of the performance/penalty function J is not less than the previous value Jmin, then the method continues in a step or module 560.


Selection of the particular search process to minimize or otherwise improve the performance/penalty function J will generally be dependent on the nature of the function representing power conversion efficiency of the individual controller stages. The presence or absence of discontinuities in the performance/penalty function J can influence selection of the search process. In an embodiment, a combination of search techniques to determine the desired individual converter stage currents I1, . . . , IN can be employed.


In the step or module 560, an assessment is made to determine if a sufficient number of combinations of the individual converter stage currents have been tested. For example, if the computed value of the performance/penalty function J is marginally less than a previous best value, then it can be judged that a sufficient number of combinations of individual converter stage currents have been tested. Another possible termination test is to count the number of combinations of individual converter stage currents that have been tested and terminate the process if the count reaches a predetermined number. A combination of termination criteria can be employed.


If sufficient combinations of individual converter stage currents have not been tested, the method returns to the step or module 530. If sufficient combinations of the individual converter stage currents have been tested, then the optimization process is deemed to have finished and the corresponding individual converter stage currents I1, . . . , IN are output to a converter stage controller (see, e.g., converter stage controller 320 described with respect to FIG. 3) at a step or module 570.


For the converter stage controller, the desired current values for the individual converter stages can be given by the power system controller. In addition, a system voltage Vsystem and output voltage Vout are also supplied to the converter stage controller. The converter stage controller can employ one converter stage to control the output voltage Vout to be equal to the desired system voltage Vsystem. As examples, a proportional-integral-differential controller or a nonlinear controller can be employed for the converter stage controller. The remaining N−1 controller stages are employed to control the individual stage currents I2, . . . , IN to be equal to the values obtained from the power system controller. By Kirchoff s current law, the individual stage current I1 for the first converter stage is determined from equation (2) illustrated hereinabove. The result is the output voltage Vout and the currents I1, . . . , IN in each respective converter stage are controlled simultaneously. Several control structures can be employed, without limitation, for an analog or digital voltage-mode control process that can be used in a feedback process for the converter stage controller.


Turning now to FIG. 6, illustrated is a block diagram of an embodiment of a portion of a voltage-mode control process employable with a converter stage controller. A system voltage Vsystem and an equivalent reciprocal load resistance 1/Rload are coupled to a multiplier that produces a current estimate Iest to be produced by a converter stage. The current estimate Iest and a measured current Iinductor in a converter stage from an output filter inductor are subtracted with a sign change to generate an error signal Ierr that can be used to control the current of the converter stage.


Turning now to FIG. 7, illustrated is a block diagram of an embodiment of a portion of a voltage-mode control process employable with a converter stage controller. A system voltage Vsystem and an output voltage Vout produced by the power converter are subtracted, and a voltage difference is coupled to a proportional-integral-differential (“PID”) control stage. An output of the PID control stage is fed to a pulse-width modulator (“PWM”) that produces a control signal SPWM for a control terminal of a power switch in the controller stage.


Turning now to FIG. 8, illustrated is a block diagram of an embodiment of a portion of a voltage-mode control process employable with a converter stage controller. A system voltage Vsystem and an output voltage Vout produced by the power converter are subtracted, and a voltage difference is presented to a proportional function (G) and integral gain functions. The result produced thereby and a measurement of a measured current Iinductor in a converter stage from an output filter inductor are subtracted with a sign change to generate an error signal Ierr that can be used to control the current of the converter stage. As set forth herein, several control processes can be employed, without limitation, for an analog or digital current-mode control process that can be used in a feedback process for the converter stage controller.


Turning now to FIG. 9, illustrated is a block diagram of an embodiment of a portion of a current-mode control process employable with a converter stage controller. An input reference current Iref and an instantaneous measured current Iinductor in a converter stage from an output filter inductor are subtracted with changed sign to produce a control signal SPWM for a control terminal of a power switch in the controller stage.


Turning now to FIG. 10, illustrated is a block diagram of an embodiment of a portion of a current-mode control process employable with a converter stage controller. An input reference current Iref and an instantaneous measured current Iinductor in a converter stage from an output filter inductor are subtracted and the difference is presented to a PID control stage. The output of the PID control stage is coupled to a pulse-width modulator that produces a control signal SPWM for a control terminal of a power switch in the controller stage.


Turning now to FIG. 11, illustrated is a graphical representation demonstrating power converter efficiency of a power converter. The graphical representation illustrates a first power converter efficiency η1 for a first converter stage and a second power converter efficiency η2 for a second converter stage as a function of converter stage output current Istage. The first converter stage and the second converter stage are asymmetrically constructed with unequal output current ratings, as illustrated by the respective maximum current levels Imax1, Imax2, respectively. By controlling a current allocation ratio between the two converter stages and at the same time controlling the output voltage Vout, an improved current allocation ratio that provides enhanced power conversion efficiency can be obtained. Such a process allows flexible sizing and control for the individual converter stages so that substantially higher power conversion efficiency can be obtained over a wide high-efficiency operating area, as illustrated by the arrow 1110. Although the graphical representation of FIG. 11 demonstrates asymmetrically sized converter stages, an improvement in a high-efficiency operating area can be obtained for symmetrically sized converter stages as well.


Turning now to FIG. 12, illustrated is a flow diagram of an embodiment of a method of operating a power converter including a plurality of converter stages (e.g., coupled in parallel). The method starts at a step or module 1210. At a step or module 1220, the method performs a search process to ascertain an operation of the power converter. The operation of the power converter may include a function proportional to an input current of the power converter. The operation of the power converter may be dependent on an input voltage or an output voltage to the power converter and an output current of each of the plurality of converter stages. The operation of the power converter may include an output current limit for each converter stage of the plurality of converter stages. The plurality of converter stages may be operated with different duty-cycle phase angles. The operation of the power converter may include a sum of terms, ones of which include a ratio of the output current of a converter stage divided by a stage efficiency of the converter stage.


At a step or module 1230, the method determines an unequal current allocation among the plurality of converter stages based on the operation of the power converter. At a step or module 1240, the method controls the output current produced by each of the plurality of converter stages in response to the current allocation. The current allocation may be determined to control an output characteristic (e.g., an output voltage) of the power converter. In accordance therewith, one converter stage of the plurality of converter stages controls an output characteristic of the power converter and remaining converter stages of the plurality of converter stages are controlled with the current allocation to improve the operation of the power converter at a step or module 1250. The plurality of converter stages may include at least one converter stage with a different maximum current rating than another converter stage. The method ends at a step or module 1260.


Thus, a controller for a power converter formed with a plurality of converter stages and methods of operation thereof with readily attainable and quantifiable advantages has been introduced. In an embodiment, the controller includes a power system controller and a converter stage controller. The power system controller is configured to determine an unequal current allocation among the plurality of converter stages based on an operation of the power converter, and the converter stage controller is configured to control an output current produced by each of the plurality of converter stages in response to the current allocation. The operation of the power converter can be, without limitation, a function proportional to an input current of the power converter, or can be represented as a sum of terms, ones of which include a ratio of the output current of a converter stage divided by a stage efficiency of the converter stage.


In an embodiment, the power system controller is configured to determine the current allocation to control an output characteristic of the power converter such as an output voltage. The current allocation can be obtained by employing a search process for the operation of the power converter. The operation of the power converter may be dependent on an input voltage or an output voltage to the power converter and the output current of each of the plurality of converter stages. The operation of the power converter can include an output current limit for each converter stage of the plurality of converter stages.


In an embodiment, one converter stage controller of the plurality of converter stages is controlled to control the output characteristic and remaining converter stages of the plurality of converter stages are controlled with the current allocation to improve the operation of the power converter. The plurality of converter stages can include at least one converter stage with a different maximum current rating than another converter stage to enable higher power conversion efficiency to be obtained for the power converter.


The plurality of converter stages may be coupled in parallel to produce the output current of the power converter. The plurality of converter stages can be operated with different duty-cycle phase angles, for example to reduce output voltage or current ripple. Also, at least one of the power system controller and the converter stage controller may include a field-programmable gate array or other integrated circuit technology.


Those skilled in the art should understand that the previously described embodiments of a controller for a power converter and related methods of operating the same are submitted for illustrative purposes only. In addition, other embodiments capable of producing controllers employable with other power conversion arrangements are well within the broad scope of the present invention. While the controller has been described in the environment of a power converter, the controller may also be applied to other power systems such as, without limitation, a power amplifier, a motor controller, and a power system to control an actuator in accordance with a stepper motor or other electromechanical device.


For a better understanding of integrated circuits, semiconductor devices and methods of manufacture therefor see “Semiconductor Device Fundamentals,” by R. F. Pierret, Addison-Wesley (1996), and “Handbook of Sputter Deposition Technology,” by K. Wasa and S. Hayakawa, Noyes Publications (1992). For a better understanding of power converters, see “Modern DC-to-DC Switchmode Power Converter Circuits,” by Rudolph P. Severns and Gordon Bloom, Van Nostrand Reinhold Company, New York, N.Y. (1985) and “Principles of Power Electronics,” by J. G. Kassakian, M. F. Schlecht, and G. C. Verghese, Addison-Wesley (1991). The aforementioned references are incorporated herein by reference in their entirety.


Also, although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the invention as defined by claims on embodiments. For example, many of the processes discussed above can be implemented in different methodologies and replaced by other processes, or a combination thereof.


Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, claims on embodiments are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims
  • 1. A system, comprising: a first controller that: receives a first measurement indicative of an input voltage provided to a plurality of converter stages;receives a second measurement indicative of an output voltage associated with the plurality of converter stages;determines a plurality of current outputs for each of the plurality of converter stages based on the first measurement and the second measurement, wherein at least two of the plurality of current outputs are unequal; anda second controller that: receives the plurality of current outputs from the first controller;receives a plurality of measurements indicative of a plurality of load currents associated with the plurality of converter stages;determines a plurality of drive signals for a plurality of driver circuits associated with the plurality of converter stages based on the plurality of current outputs and the plurality of measurements; andsends the plurality of drive signals to the plurality of driver circuits, wherein the plurality of drive signals causes the plurality of driver circuits to adjust an operation of the plurality of converter stages to output the plurality of current outputs and maintain an unequal current allocation among the at least two of the plurality of current outputs.
  • 2. The system of claim 1, wherein the first controller determines the plurality of current outputs based on a plurality of power converter efficiencies associated with the plurality of converter stages.
  • 3. The system of claim 2, wherein the first controller determines the plurality of current outputs by maximizing the plurality of power converter efficiencies with respect to an expected output current associated with the plurality of current outputs.
  • 4. The system of claim 1, wherein the first controller determines the plurality of current outputs based on a function, wherein the function comprises:
  • 5. The system of claim 1, wherein the first controller determines the plurality of current outputs by causing each of the plurality of converter stages to incrementally change a respective load current.
  • 6. The system of claim 5, wherein the first controller determines the plurality of current outputs based on whether a respective incremental change of a respective load current is associated with an improvement in an efficiency of the respective converter stage.
  • 7. The system of claim 5, wherein each of the plurality of converter stages incrementally changes the respective load current with respect to a range of load currents.
  • 8. The system of claim 1, wherein the first controller, the second controller, or both comprises a field-programmable gate array.
  • 9. A method, comprising: receiving, via a first controller, a plurality of current outputs for each of a plurality of converter stages of a power converter from a second controller, wherein the second controller determines the plurality of current outputs for each of the plurality of converter stages based on an input voltage provided to the plurality of converter stages and an output voltage associated with the plurality of converter stages, wherein at least two of the plurality of current outputs are unequal;receiving, via the first controller, a plurality of measurements indicative of a plurality of load currents associated with the plurality of converter stages;determining, via the first controller, a plurality of drive signals for a plurality of driver circuits associated with the plurality of converter stages based on the plurality of current outputs and the plurality of measurements; andsending, via the first controller, the plurality of drive signals to the plurality of driver circuits, wherein the plurality of drive signals causes the plurality of driver circuits to adjust an operation of the plurality of converter stages to output the plurality of current outputs and maintain an unequal current allocation among the at least two of the plurality of current outputs.
  • 10. The method of claim 9, wherein the second controller determines the plurality of current outputs based on a load current associated with the power converter.
  • 11. The method of claim 9, comprising: receiving, via the first controller, a first voltage associated with the power converter; andcontrolling, via the first controller, the plurality of converter stages to output the first voltage.
  • 12. The method of claim 9, wherein each of the plurality of converter stages are coupled in parallel to produce a load current of the power converter.
  • 13. The method of claim 9, wherein the plurality of drive signals operates the plurality of converter stages with different duty-cycle phase angles.
  • 14. The method of claim 9, wherein the plurality of drive signals is provided to a plurality of power switches that controls the operation of the plurality of converter stages.
  • 15. A method, comprising: receiving, via a first controller, a first measurement indicative of an input voltage provided to a plurality of converter stages of a power converter;receiving, via the first controller, a second measurement indicative of an output voltage associated with the plurality of converter stages;determining, via the first controller, a plurality of current outputs for each of the plurality of converter stages based on the first measurement and the second measurement, wherein at least two of the plurality of current outputs are unequal; andsending, via the first controller, the plurality of current outputs to a second controller that causes the plurality of converter stages to output the plurality of current outputs and maintain an unequal current allocation among the at least two of the plurality of current outputs.
  • 16. The method of claim 15, wherein the plurality of current outputs is determined based on a plurality of power converter efficiencies associated with the plurality of converter stages.
  • 17. The method of claim 16, wherein determining the plurality of current outputs comprises maximizing the plurality of power converter efficiencies with respect to an expected output current associated with the plurality of current outputs.
  • 18. The method of claim 15, wherein determining the plurality of current outputs is based on a function, wherein the function comprises:
  • 19. The method of claim 15, wherein determining the plurality of current outputs comprises causing each of the plurality of converter stages to incrementally change a respective load current.
  • 20. The method of claim 15, comprising: controlling, via the first controller, a first operation of a first converter stage of the plurality of converter stages, wherein the first operation causes the first converter stage to control an output voltage of the power converter; andcontrolling, via the first controller, a second operation of a remaining number of converter stages of the plurality of converter stages, wherein the second operation causes the remaining number of converter stages to output the plurality of current outputs.
CROSS-REFERENCE TO RELATED APPLICATIONS

This is a continuation of U.S. patent application Ser. No. 14/690,921, entitled “ASYMMETRIC POWER FLOW CONTROLLER FOR A POWER CONVERTER AND METHOD OF OPERATING THE SAME,” filed Apr. 20, 2015. The contents of the above-referenced Non-Provisional of U.S. patent application are herein incorporated by reference.

US Referenced Citations (358)
Number Name Date Kind
1889398 Bishop Nov 1932 A
2600473 Brockman Jun 1952 A
3210707 Constantakes Oct 1965 A
3691497 Bailey et al. Sep 1972 A
3762039 Douglass et al. Oct 1973 A
3902148 Drees et al. Aug 1975 A
3908264 Friberg et al. Sep 1975 A
3947699 Whitmer Mar 1976 A
4016461 Roland Apr 1977 A
4101389 Uedaira Jul 1978 A
4103267 Olschewski Jul 1978 A
4187128 Billings et al. Feb 1980 A
4199743 Martincic Apr 1980 A
4247953 Shinagawa et al. Jan 1981 A
4433927 Cavallari Feb 1984 A
4586436 Denney et al. May 1986 A
4601816 Rankel Jul 1986 A
4636752 Saito Jan 1987 A
4654770 Santurtun et al. Mar 1987 A
4668310 Kudo et al. May 1987 A
4681718 Oldham Jul 1987 A
4689735 Young Aug 1987 A
4751199 Phy Jun 1988 A
4754317 Comstock et al. Jun 1988 A
4761725 Henze Aug 1988 A
4777465 Meinel Oct 1988 A
4808118 Wilson et al. Feb 1989 A
4847986 Meinel Jul 1989 A
4870224 Smith et al. Sep 1989 A
4912622 Steigerwald et al. Mar 1990 A
4916522 Cohn Apr 1990 A
4962353 Takahashi et al. Oct 1990 A
4975671 Dirks Dec 1990 A
5056214 Holt Oct 1991 A
5059278 Cohen et al. Oct 1991 A
5096513 Sawa et al. Mar 1992 A
5118298 Murphy Jun 1992 A
5161098 Balakrishnan Nov 1992 A
5187119 Cech et al. Feb 1993 A
5245228 Harter Sep 1993 A
5258662 Skovmand Nov 1993 A
5262296 Ogawa et al. Nov 1993 A
5279988 Saadat et al. Jan 1994 A
5285369 Balakrishnan Feb 1994 A
5345670 Pitzele Sep 1994 A
5353001 Meinel et al. Oct 1994 A
5371425 Rogers Dec 1994 A
5407579 Lee et al. Apr 1995 A
5414341 Brown May 1995 A
5428245 Lin et al. Jun 1995 A
5436409 Sawada et al. Jul 1995 A
5457624 Hastings Oct 1995 A
5469334 Balakrishnan Nov 1995 A
5481219 Jacobs et al. Jan 1996 A
5484494 Oda et al. Jan 1996 A
5510739 Caravella et al. Apr 1996 A
5524334 Boesel Jun 1996 A
5541541 Salamina et al. Jul 1996 A
5548206 Soo Aug 1996 A
5561438 Nakazawa et al. Oct 1996 A
5574273 Nakazawa et al. Nov 1996 A
5574420 Roy et al. Nov 1996 A
5578261 Manzione et al. Nov 1996 A
5586044 Agrawal et al. Dec 1996 A
5592072 Brown Jan 1997 A
5594324 Canter et al. Jan 1997 A
5625312 Kawakami et al. Apr 1997 A
5664225 Ayash et al. Sep 1997 A
5689213 Sher Nov 1997 A
5692296 Variot Dec 1997 A
5783025 Hwang et al. Jul 1998 A
5787569 Lotfi et al. Aug 1998 A
5788854 Desaigoudar et al. Aug 1998 A
5796276 Phillips et al. Aug 1998 A
5802702 Fleming et al. Sep 1998 A
5807959 Wu et al. Sep 1998 A
5834691 Aoki Nov 1998 A
5835350 Stevens Nov 1998 A
5837155 Inagaki et al. Nov 1998 A
5846441 Roh Dec 1998 A
5877611 Brkovic Mar 1999 A
5898991 Fogel et al. May 1999 A
5912569 Alleven Jun 1999 A
5920249 Huss Jul 1999 A
5973923 Jitaru Oct 1999 A
5977811 Maguzzu Nov 1999 A
5998925 Shimizu Dec 1999 A
6005377 Chen et al. Dec 1999 A
6060176 Senkow et al. May 2000 A
6081997 Chia et al. Jul 2000 A
6094123 Roy Jul 2000 A
6101218 Nagano Aug 2000 A
6118351 Kossives et al. Sep 2000 A
6118360 Neff Sep 2000 A
6160721 Kossives et al. Dec 2000 A
6169433 Farrenkopf Jan 2001 B1
6262564 Kanamori Jan 2001 B1
6201429 Rosenthal Mar 2001 B1
6211706 Choi et al. Apr 2001 B1
6222403 Mitsuda Apr 2001 B1
6239509 Rader, III et al. May 2001 B1
6255714 Kossives et al. Jul 2001 B1
6285209 Sawai Sep 2001 B1
6285639 Maenza Sep 2001 B1
6288920 Jacobs et al. Sep 2001 B1
6317948 Kola et al. Nov 2001 B1
6320449 Capici et al. Nov 2001 B1
6353379 Busletta Mar 2002 B1
6366486 Chen et al. Apr 2002 B1
6388468 Li May 2002 B1
6407594 Milazzo et al. Jun 2002 B1
6440750 Feygenson et al. Aug 2002 B1
6452368 Basso et al. Sep 2002 B1
6466454 Jitaru Oct 2002 B1
6477065 Parks Nov 2002 B2
6479981 Schweitzer, Jr. et al. Nov 2002 B2
6495019 Filas et al. Dec 2002 B1
6541819 Lotfi et al. Apr 2003 B2
6541948 Wong Apr 2003 B1
6552629 Dixon et al. Apr 2003 B2
6570413 Kumagai et al. May 2003 B1
6573694 Pulkin et al. Jun 2003 B2
6578253 Herbert Jun 2003 B1
6580258 Wilcox et al. Jun 2003 B2
6608332 Shimizu et al. Aug 2003 B2
6621256 Muratov et al. Sep 2003 B2
6624498 Filas et al. Sep 2003 B2
6639427 Dray et al. Oct 2003 B2
6649422 Kossives et al. Nov 2003 B2
6650169 Faye et al. Nov 2003 B2
6651216 Sullivan et al. Nov 2003 B1
6691398 Gutierrez Feb 2004 B2
6693805 Steigerwald et al. Feb 2004 B1
6731002 Choi May 2004 B2
6747538 Kuwata et al. Jun 2004 B2
6759836 Black, Jr. et al. Jul 2004 B1
6790379 Aoki et al. Sep 2004 B2
6791305 Imai et al. Sep 2004 B2
6806807 Cayne et al. Oct 2004 B2
6808807 Anand et al. Oct 2004 B2
6815936 Wiktor et al. Nov 2004 B2
6822882 Jacobs et al. Nov 2004 B1
6828825 Johnson et al. Dec 2004 B2
6856007 Warner Feb 2005 B2
6879137 Sase et al. Apr 2005 B2
6912781 Morrison et al. Jul 2005 B2
6922041 Goder et al. Jul 2005 B2
6922044 Walters et al. Jul 2005 B2
6922130 Okamoto Jul 2005 B2
6946968 Johnson Sep 2005 B1
6989121 Thummel Jan 2006 B2
6998952 Zhou et al. Feb 2006 B2
7015544 Lotfi et al. Mar 2006 B2
7019505 Dwarakanath et al. Mar 2006 B2
7020295 Hamada et al. Mar 2006 B2
7021518 Kossives et al. Apr 2006 B2
7023315 Yeo et al. Apr 2006 B2
7033438 Bensahel Apr 2006 B2
7038514 Leith et al. May 2006 B2
7057486 Kiko Jun 2006 B2
7061217 Bayer et al. Jun 2006 B2
7101737 Cobbley Sep 2006 B2
7102419 Lou et al. Sep 2006 B2
7109688 Chiu et al. Sep 2006 B1
7148670 Inn et al. Dec 2006 B2
7157888 Chen et al. Jan 2007 B2
7175718 Nobutoki et al. Feb 2007 B2
7180395 Lotfi et al. Feb 2007 B2
7190150 Chen et al. Mar 2007 B2
7214985 Lotfi et al. May 2007 B2
7229886 Lotfi et al. Jun 2007 B2
7230302 Lotfi et al. Jun 2007 B2
7230316 Yamazaki et al. Jun 2007 B2
7232733 Lotfi et al. Jun 2007 B2
7235955 Solie et al. Jun 2007 B2
7236086 Vinciarelli et al. Jun 2007 B1
7244994 Lotfi et al. Jul 2007 B2
7250842 Johnson et al. Jul 2007 B1
7256674 Lotfi et al. Aug 2007 B2
7276998 Lotfi et al. Oct 2007 B2
7297631 Nair et al. Nov 2007 B2
7319311 Nishida Jan 2008 B2
7330017 Dwarakanath et al. Feb 2008 B2
7348829 Choy et al. Mar 2008 B2
7352162 Chang et al. Apr 2008 B1
7368897 Qahouq et al. May 2008 B2
7414507 Giandalia et al. Aug 2008 B2
7423508 Gardner et al. Sep 2008 B2
7426780 Lotfi et al. Sep 2008 B2
7434306 Gardner Oct 2008 B2
7462317 Lotfi et al. Dec 2008 B2
7462795 Montalvo Dec 2008 B2
7482796 Nishida Jan 2009 B2
7498522 Itoh Mar 2009 B2
7501805 Chen et al. Mar 2009 B2
7521907 Cervera et al. Apr 2009 B2
7522432 Shimizu Apr 2009 B2
7544995 Lotfi et al. Jun 2009 B2
7598606 Chow et al. Oct 2009 B2
7602167 Trafton et al. Oct 2009 B2
7610022 Teo et al. Oct 2009 B1
7612603 Petricek et al. Nov 2009 B1
7635910 Sinaga et al. Dec 2009 B2
7642762 Xie et al. Jan 2010 B2
7676402 Moody et al. Mar 2010 B2
7679342 Lopata et al. Mar 2010 B2
7688172 Lotfi et al. Mar 2010 B2
7696734 Endo et al. Apr 2010 B2
7710093 Dwarakanath et al. May 2010 B2
7714558 Wu May 2010 B2
7728573 Capilla et al. Jun 2010 B2
7733072 Kanakubo Jun 2010 B2
7746041 Xu et al. Jun 2010 B2
7746042 Williams et al. Jun 2010 B2
7790500 Ramos et al. Sep 2010 B2
7791324 Mehas et al. Sep 2010 B2
7791440 Ramadan et al. Sep 2010 B2
7838395 Badakere et al. Nov 2010 B2
7859233 Silva et al. Dec 2010 B1
7876080 Dwarankanath et al. Jan 2011 B2
7876572 Sota et al. Jan 2011 B2
7888926 Ishino Feb 2011 B2
7893676 Hanna Feb 2011 B2
7911294 Harada et al. Mar 2011 B2
7914808 Malaviya et al. Mar 2011 B2
7923977 Huang Apr 2011 B2
7936160 Sheehan May 2011 B1
7948280 Dwarankanath et al. May 2011 B2
7948772 Tung et al. May 2011 B2
7974103 Lim et al. Jul 2011 B2
8013580 Cervera et al. Sep 2011 B2
8018315 Lotfi et al. Sep 2011 B2
8030908 Huang Oct 2011 B2
8085106 Huda et al. Dec 2011 B2
8109587 Ishizaki Feb 2012 B2
8154261 Lopata et al. Apr 2012 B2
8283901 Lopata et al. Oct 2012 B2
8410769 Lopata et al. Apr 2013 B2
8520402 Sivasubramaniam Aug 2013 B1
8686698 Lopata et al. Apr 2014 B2
8692532 Lopata et al. Apr 2014 B2
8698463 Dwarakanath et al. Apr 2014 B2
8867295 Lopata et al. Oct 2014 B2
9369044 Teh Jun 2016 B2
20010030595 Hamatani et al. Oct 2001 A1
20010033015 Corisis Oct 2001 A1
20010041384 Ohgiyama et al. Nov 2001 A1
20020008566 Taito et al. Jan 2002 A1
20020024873 Tomishima et al. Feb 2002 A1
20020031032 Ooishi Mar 2002 A1
20020076851 Eden et al. Jun 2002 A1
20020135338 Hobrecht et al. Sep 2002 A1
20020153258 Filas et al. Oct 2002 A1
20020175661 Wheeler et al. Nov 2002 A1
20030062541 Warner Apr 2003 A1
20030076662 Miehling Apr 2003 A1
20030189869 Yamagata et al. Oct 2003 A1
20030232196 Anand et al. Dec 2003 A1
20040125621 Yang et al. Jul 2004 A1
20040130428 Mignano et al. Jul 2004 A1
20040150500 Kika Aug 2004 A1
20040169498 Goder et al. Sep 2004 A1
20040246077 Misu et al. Dec 2004 A1
20040268161 Ross Dec 2004 A1
20050011672 Alawani et al. Jan 2005 A1
20050035747 Mullett Feb 2005 A1
20050046405 Trafton et al. Mar 2005 A1
20050088216 Arndt et al. Apr 2005 A1
20050093525 Walters et al. May 2005 A1
20050168203 Dwarakanath et al. Aug 2005 A1
20050168205 Dwarakanath et al. Aug 2005 A1
20050169024 Dwarakanath et al. Aug 2005 A1
20050179472 Nakamura et al. Aug 2005 A1
20050187756 Montgomery et al. Aug 2005 A1
20050212132 Hsuan et al. Sep 2005 A1
20060009023 Nair et al. Jan 2006 A1
20060038225 Lotfi et al. Feb 2006 A1
20060096087 Lotfi et al. May 2006 A1
20060096088 Lotfi et al. May 2006 A1
20060097831 Lotfi et al. May 2006 A1
20060097832 Lotfi et al. May 2006 A1
20060097833 Lotfi et al. May 2006 A1
20060109072 Giandalia et al. May 2006 A1
20060132217 Lou et al. Jun 2006 A1
20060145800 Dadafshar et al. Jul 2006 A1
20060197207 Chow et al. Sep 2006 A1
20060239046 Zane Oct 2006 A1
20060294437 Washburn et al. Dec 2006 A1
20070013356 Qiu et al. Jan 2007 A1
20070023892 Gauche et al. Feb 2007 A1
20070025092 Lee et al. Feb 2007 A1
20070074386 Lotfi et al. Apr 2007 A1
20070075815 Lotfi et al. Apr 2007 A1
20070075816 Lotfi et al. Apr 2007 A1
20070075817 Lotfi et al. Apr 2007 A1
20070109700 Shimogawa et al. May 2007 A1
20070109825 Qui et al. May 2007 A1
20070164721 Han Jul 2007 A1
20070210777 Cervera et al. Sep 2007 A1
20070246808 Ewe et al. Oct 2007 A1
20070296383 Xu et al. Dec 2007 A1
20080010075 Moody Jan 2008 A1
20080018366 Hanna Jan 2008 A1
20080055944 Wang et al. Mar 2008 A1
20080079405 Shimizu Apr 2008 A1
20080090079 Fajardo et al. Apr 2008 A1
20080094114 Dwarakanath et al. Apr 2008 A1
20080106246 Dwarakanath et al. May 2008 A1
20080180075 Xie et al. Jul 2008 A1
20080258274 Sinaga et al. Oct 2008 A1
20080258278 Ramos et al. Oct 2008 A1
20080301929 Lotfi et al. Dec 2008 A1
20080303495 Wei et al. Dec 2008 A1
20090004774 Lee et al. Jan 2009 A1
20090057822 Wen et al. Mar 2009 A1
20090065964 Lotfi et al. Mar 2009 A1
20090066300 Lotfi et al. Mar 2009 A1
20090066467 Lotfi et al. Mar 2009 A1
20090066468 Lotfi et al. Mar 2009 A1
20090068347 Lotfi et al. Mar 2009 A1
20090068400 Lotfi et al. Mar 2009 A1
20090068761 Lotfi et al. Mar 2009 A1
20090146297 Badakere et al. Jun 2009 A1
20090167267 Dwarakanath et al. Jul 2009 A1
20090212751 Cervera et al. Aug 2009 A1
20090224823 Gyohten et al. Sep 2009 A1
20090261791 Lopata et al. Oct 2009 A1
20090295503 Harada et al. Dec 2009 A1
20090296310 Chikara Dec 2009 A1
20100072816 Kenkare et al. Mar 2010 A1
20100084750 Lotfi et al. Apr 2010 A1
20100087036 Lotfi et al. Apr 2010 A1
20100110794 Kim et al. May 2010 A1
20100111179 Chujoh et al. May 2010 A1
20100164449 Dwarakanath et al. Jul 2010 A1
20100164650 Abou-Alfotouh et al. Jul 2010 A1
20100212150 Lotfi et al. Aug 2010 A1
20100214746 Lotfi et al. Aug 2010 A1
20100301496 Koduri Dec 2010 A1
20110031947 You Feb 2011 A1
20110101933 Lopata et al. May 2011 A1
20110101934 Lopata et al. May 2011 A1
20110101948 Lopata et al. May 2011 A1
20110101949 Lopata et al. May 2011 A1
20110115447 Lin May 2011 A1
20110133704 Zambetti Jun 2011 A1
20110181383 Lotfi et al. Jul 2011 A1
20110095742 Lopata et al. Aug 2011 A1
20110316501 Cervera et al. Dec 2011 A1
20120153912 Demski et al. Jun 2012 A1
20120154013 Mera et al. Jun 2012 A1
20120176105 Chang et al. Jul 2012 A1
20120212191 Yuzurihara Aug 2012 A1
20130057240 Zambetti Mar 2013 A1
20130293203 Chen Nov 2013 A1
20130320951 Wu et al. Dec 2013 A1
20140015500 Babazadeh et al. Jan 2014 A1
20140369147 Mera et al. Dec 2014 A1
Foreign Referenced Citations (5)
Number Date Country
2041818 Sep 1980 GB
1072517 Mar 1989 JP
2-228013 Sep 1990 JP
5-314885 Nov 1993 JP
6-251958 Sep 1994 JP
Non-Patent Literature Citations (12)
Entry
Extended European Search Report for EP Application No. 16165728.3 dated Jan. 3, 2017; 8 Pages.
Crecraft and Gergely, Analog Electronics, Butterworth-Heinemann, First Published 2002, p. 242.
Ludikhuize, A.W., “A Review of RESURF Technology,” Proceedings of IEEE ISPSD 2000, May 22, 2000, pp. 11-18.
Chha Wchharia, P., et al., “On the Reduction of Component Count in Switched-Capacitor DC/DC Convertors,” IEEE, Jun. 1997, pp. 1395-1401.
“Automotive Grade AUIRS2016S (TR) High Side Driver with Internal V s Recharge,” International Rectifier, Datasheet, Jan. 26, 2009, 23 pages.
Feng, P., et al., Chapter 1: History of the High-Voltage Charge Pump, Charge Pump Circuit Design. McGraw-Hill Electronic Engineering, Jun. 27, 2006, pp. 1-10.
Han, J., “A New Approach to Reducing Output Ripple in Switched-Capacitor-Based Step Down DC-DC Converters,” IEEE Transactions on Power Electronics, vol. 21, No. 6, Nov. 2006, pp. 1548-1555.
“Holtek: HT7660: CMOS Switched-Capacitor Voltage Converter,” Nov. 30, 1999, Holtek Semiconductor Inc., Hsinchu, Tawan, R.O.C., 9 Pages.
“Linear Technology: LT1054: Switched-Capacitor Voltage Converter with Regulator,” 1987, Linear Technology Corporation, Milpitas, CA, 16 pages.
Ma, M., “Design of High Efficiency Step-Down Switched Capacitor DC-DC Converter,” Thesis submitted to Oregon State University, May 21, 2003, pp. 1-65.
“Maxim: MAX828/MAX829 Switched-Capacitor Voltage Inverters,” 19-0495; Rev 3; Sep. 1999, Maxim Integrated Products, Sunnyvale, CA, 8 pages.
“National Semiconductor: LM2665: Switched Capacitor Voltage Converter,”: Sep. 2005, National Semiconductor, Santa Clara, CA, 9 Pages.
Related Publications (1)
Number Date Country
20170077814 A1 Mar 2017 US
Continuations (1)
Number Date Country
Parent 14690921 Apr 2015 US
Child 15359360 US