1. Field of the Invention
This application relates to power converter circuits and more particularly to DC to DC power converter circuits.
2. Description of the Related Art
DC to DC power converter circuits, which are particularly useful in low-power electronic devices, convert a source of direct current from a first voltage level to a second voltage level (
Techniques for performing DC to DC power conversion in a switch-mode converter circuit include combinations of dynamic switch shedding, phase shedding, symmetric phase circuit topologies, and asymmetric phase circuit topologies. In at least one embodiment of the invention, a method of operating a power converter circuit includes operating a first phase switch circuit portion using a first number of switch devices when the power converter circuit is configured in a first mode of operation. The first number is greater than zero. The method includes operating the first phase switch circuit portion using the first number of switch devices when the power converter circuit is configured in a second mode of operation. The method includes operating a second phase switch circuit portion using a second number of switch devices when the power converter circuit is configured in the second mode of operation. The second number is greater than the first number.
In at least one embodiment of the invention, a method of operating a power converter circuit includes selectively disabling at least one switch device of a plurality of switch devices in a corresponding phase circuit of a plurality of phase circuits, at least partially based on a signal indicative of a load coupled to the power converter circuit. At least one switch device of the corresponding phase circuit is selectively disabled while at least one other switch device of the corresponding phase circuit is selectively enabled.
In at least one embodiment of the invention, an apparatus includes a power converter circuit portion. The power converter circuit portion includes a first phase switch circuit portion configured to operate using a first number of switch devices when the power converter circuit is configured in a first mode of operation. The first number is greater than zero. The first phase switch circuit portion is configured to operate using the first number of switch devices when the power converter circuit is configured in a second mode of operation. The power converter circuit portion includes at least a second phase switch circuit portion configured to operate using a second number of switch devices when the power converter circuit is configured in the second mode of operation. The second number is greater than the first number.
The present invention may be better understood, and its numerous objects, features, and advantages made apparent to those skilled in the art by referencing the accompanying drawings.
The use of the same reference symbols in different drawings indicates similar or identical items.
A typical switch-mode DC to DC power converter (hereinafter, “switch-mode converter”) controls the output voltage by adjusting a duty cycle of a pulse-width modulated (i.e., PWM) signal. The PWM signal periodically opens and closes one or more switches to build up charge in an inductor. The average output voltage is a function of the duty cycle of the PWM signal, the period of the PWM signal, and the input voltage. One technique for increasing the efficiency (e.g., power out/power in) of a switch-mode converter design includes multiple switch-mode converters (i.e., multiple phase circuits) coupled in parallel to deliver power to a load, which may be a microprocessor or other suitable load. Referring to
The resulting switch-mode converter has improved ripple characteristics (e.g., reduced output ripple voltage amplitude) as compared to a switch-mode converter without multiple phase circuits, but has low output current efficiency. A phase shedding technique improves the efficiency by disabling as many phase circuits as possible in response to a feedback signal indicative of low output current. At high output current, all of the phase circuits are used and conduction loss is a substantial factor in efficiency degradation. However, although at low output current the frequency of the ripple voltage decreases, use of fewer phase circuits increases the amplitude of the output ripple voltage and switch loss substantially degrades efficiency (
Referring to
Referring to
For example, when configured in a first mode in which all of the phase circuits are enabled and all of the switch pairs of each phase circuit are enabled (e.g., mode M4, having eight enabled switch pairs), as output current decreases, controller 609 selectively disables at least one individual switch pair to configure the switch-mode converter circuit in a mode having all phase circuits active, but less than all switches of at least one phase circuit enabled, and at least two phase circuits having different numbers of enabled switch pairs (e.g., mode M3, having four enabled phase circuits and seven enabled switch pairs). If output current continues to decrease, controller 609 disables additional switch pairs (e.g., mode M3 having four enabled phase circuits and six enabled switch pairs, then only five enabled switch pairs). Note that all states of mode M3 are asymmetric, i.e., all enabled phase circuits do not include the same numbers of enabled switch pairs, as compared to modes M1, M2, and M4, which are symmetric, i.e., all enabled phase circuits include the same numbers of enabled switch pairs.
If output current continues to decrease, controller 609 disables at least one additional switch pair to configure the switch-mode converter circuit in a mode having all phase circuits active and all phase circuits having the same number of active switch pairs, but less than the total number of switch pairs included in the individual phase circuits (e.g., mode M2, having four enabled phase circuits and four enabled switch pairs, one pair enabled in each phase circuit). If output current continues to decrease, controller 609 may shed phase circuits to enter a mode with less than all phase circuits enabled and less than all available switch pairs enabled in each enabled phase circuit (e.g., mode M1, having three enabled phase circuits with a total of three enabled switch pairs, then two enabled phase circuits with a total of two enabled switch pairs, and then one enabled phase circuit with one enabled switch pair). Note that controller 609 sheds switch pairs prior to shedding phase circuits. In other embodiments of a switch-mode converter circuit, different numbers of switches and/or switch pairs are included in the switch-mode converter circuit and different combinations of switches may be enabled in other combinations of modes.
Referring to
In mode M3 (806), controller 609 uses a switch shedding technique to adjust the number of enabled switches based on the feedback signal indicative of output current, load or a proxy therefor. Note that all phase circuits are enabled in mode M3, but all states have asymmetric topologies. While in mode M3, if the output current falls below a second predetermined current value as indicated by the feedback signal (808), e.g., IB, then control circuit 609 uses switch shedding to configure the switch-mode converter circuit in mode M2 (812), which has a symmetric topology. While in mode M3, if the output current is not below the second predetermined current value (808) and is greater than the first predetermined current level (810), then controller 609 configures the switch-mode converter circuit in mode M4 by enabling additional switches. Otherwise, the switch-mode converter circuit remains in mode M3.
While in mode M2 (812), all phase circuits are enabled. In mode M2, controller 609 uses phase shedding if the output current falls below a third predetermined current value, thereby transitioning to mode M1. While in mode M2, if the output current is not less than the third predetermined current value (814), and does not exceed the second predetermined current value (816), then the switch-mode converter circuit remains in mode M2. However, while in mode M2, if the output current is not less than the third predetermined current value (814), exceeds the second predetermined current value (816), and does not exceed the first predetermined current value (810), then controller 609 configures the switch-mode converter circuit in mode M3. While in mode M2, if the output current is not less than the third predetermined current value (814), exceeds the second predetermined current value (816), and exceeds the first predetermined current value (810), then controller 609 configures the switch-mode converter circuit in mode M4.
In mode M1, less than all phase circuits are enabled and control circuit 609 adjusts the number of enabled phase circuits based on the feedback signal indicative of the output current, load, or a proxy therefor. While in mode M1, if the output current exceeds the third predetermined current value (820) and does not exceed the second predetermined current value (816), additional phase circuits are enabled and controller 609 configures the switch-mode converter circuit in mode M2. While in mode M1, if the output current exceeds the third predetermined current value (820) and exceeds the second predetermined current value (816), but does not exceed the first predetermined current value (810), controller 609 enables additional phase circuits and additional switches to configure the switch-mode converter circuit in mode M3. While in mode M1, if the output current exceeds the third predetermined current value (820), exceeds the second predetermined current value (816), and exceeds the first predetermined current value (810), controller 609 enables additional phase circuits and additional switches, thereby configuring the switch-mode converter circuit for high output current in mode M4.
While circuits and physical structures are generally presumed, it is well recognized that in modern semiconductor design and fabrication, physical structures and circuits may be embodied in computer-readable descriptive form suitable for use in subsequent design, test or fabrication stages. Structures and functionality presented as discrete components in the exemplary configurations may be implemented as a combined structure or component. The invention is contemplated to include circuits, systems of circuits, related methods, and computer-readable medium encodings of such circuits, systems, and methods, all as described herein, and as defined in the appended claims. As used herein, a computer-readable medium includes at least disk, tape, or other magnetic, optical, semiconductor (e.g., flash memory cards, ROM), or electronic medium.
The description of the invention set forth herein is illustrative, and is not intended to limit the scope of the invention as set forth in the following claims. Variations and modifications of the embodiments disclosed herein may be made based on the description set forth herein, without departing from the scope and spirit of the invention as set forth in the following claims.
Number | Name | Date | Kind |
---|---|---|---|
2605310 | White | Jul 1952 | A |
2820941 | Berkery | Jan 1958 | A |
3013165 | Bataille | Dec 1961 | A |
3122677 | Flieder | Feb 1964 | A |
3179818 | Urban | Apr 1965 | A |
3192441 | Wright | Jun 1965 | A |
3192468 | Buchanan et al. | Jun 1965 | A |
3204172 | Darling et al. | Aug 1965 | A |
3215925 | Rieke | Nov 1965 | A |
3218542 | Taylor | Nov 1965 | A |
3226630 | Lampke | Dec 1965 | A |
3263099 | Bedford | Jul 1966 | A |
3286157 | Leostic | Nov 1966 | A |
3317820 | Nylander | May 1967 | A |
3325725 | Nylander | Jun 1967 | A |
3327202 | Mills | Jun 1967 | A |
3360712 | Morgan | Dec 1967 | A |
3376492 | Morgan et al. | Apr 1968 | A |
3381202 | Loucks et al. | Apr 1968 | A |
3452266 | Borden et al. | Jun 1969 | A |
3523239 | Heard | Aug 1970 | A |
3559028 | Studtmann et al. | Jan 1971 | A |
3559029 | Yarema | Jan 1971 | A |
3702961 | Erickson | Nov 1972 | A |
4095165 | Boros | Jun 1978 | A |
4109194 | Miller | Aug 1978 | A |
4128771 | Domenico | Dec 1978 | A |
4184197 | Cuk et al. | Jan 1980 | A |
4186437 | Cuk | Jan 1980 | A |
4257087 | Cuk | Mar 1981 | A |
4274133 | Cuk et al. | Jun 1981 | A |
4309650 | Boros et al. | Jan 1982 | A |
4315316 | Boros et al. | Feb 1982 | A |
4325112 | Otsuka | Apr 1982 | A |
4326160 | Braun | Apr 1982 | A |
4353113 | Billings | Oct 1982 | A |
4356542 | Bruckner et al. | Oct 1982 | A |
4395675 | Toumani | Jul 1983 | A |
4488214 | Chambers | Dec 1984 | A |
4523269 | Baker et al. | Jun 1985 | A |
4622511 | Moore | Nov 1986 | A |
4628426 | Steigerwald | Dec 1986 | A |
4654769 | Middlebrook | Mar 1987 | A |
4720667 | Lee et al. | Jan 1988 | A |
4720668 | Lee et al. | Jan 1988 | A |
4725940 | Henze | Feb 1988 | A |
4736286 | Gulczynski | Apr 1988 | A |
4761725 | Henze | Aug 1988 | A |
4801859 | Dishner | Jan 1989 | A |
4803610 | Gulczynski | Feb 1989 | A |
4811185 | Cook et al. | Mar 1989 | A |
4841220 | Tabisz et al. | Jun 1989 | A |
4857822 | Tabisz et al. | Aug 1989 | A |
5013992 | Eavenson et al. | May 1991 | A |
5070294 | Nochi | Dec 1991 | A |
5115185 | Fraidlin et al. | May 1992 | A |
5119013 | Sabroff | Jun 1992 | A |
5216351 | Shimoda | Jun 1993 | A |
5225767 | Gulczynski | Jul 1993 | A |
5272614 | Brunk et al. | Dec 1993 | A |
5396165 | Hwang et al. | Mar 1995 | A |
5436823 | Araki | Jul 1995 | A |
5442534 | Cuk et al. | Aug 1995 | A |
5442539 | Cuk et al. | Aug 1995 | A |
5450309 | Rohner | Sep 1995 | A |
5475296 | Vinsant et al. | Dec 1995 | A |
5479089 | Lee | Dec 1995 | A |
5513094 | Stanley | Apr 1996 | A |
5528480 | Kikinis et al. | Jun 1996 | A |
5568368 | Steigerwald et al. | Oct 1996 | A |
5570276 | Cuk et al. | Oct 1996 | A |
5574357 | Otake et al. | Nov 1996 | A |
5617015 | Goder et al. | Apr 1997 | A |
5619406 | Divan et al. | Apr 1997 | A |
5642267 | Brkovic et al. | Jun 1997 | A |
5677618 | Fiez et al. | Oct 1997 | A |
5677619 | Doluca | Oct 1997 | A |
5731731 | Wilcox et al. | Mar 1998 | A |
5751139 | Jordan et al. | May 1998 | A |
5757634 | Ferens | May 1998 | A |
5773969 | Nakayama et al. | Jun 1998 | A |
5815380 | Cuk et al. | Sep 1998 | A |
5844786 | Yoshida et al. | Dec 1998 | A |
5847949 | Jiang | Dec 1998 | A |
5862042 | Jiang | Jan 1999 | A |
5870296 | Schaffer | Feb 1999 | A |
5889392 | Moore et al. | Mar 1999 | A |
5912552 | Tateishi | Jun 1999 | A |
5944885 | Yoshinaka et al. | Aug 1999 | A |
5949658 | Thottuvelil et al. | Sep 1999 | A |
5959855 | Ishii et al. | Sep 1999 | A |
6005377 | Chen et al. | Dec 1999 | A |
6023190 | Wada | Feb 2000 | A |
6057607 | Rader, III et al. | May 2000 | A |
6075295 | Li | Jun 2000 | A |
6178101 | Shires | Jan 2001 | B1 |
6204651 | Marcus et al. | Mar 2001 | B1 |
6211657 | Goluszek | Apr 2001 | B1 |
6215290 | Yang et al. | Apr 2001 | B1 |
6222352 | Lenk | Apr 2001 | B1 |
6222750 | Swart et al. | Apr 2001 | B1 |
6239509 | Rader, III et al. | May 2001 | B1 |
6278263 | Walters et al. | Aug 2001 | B1 |
6281666 | Tressler et al. | Aug 2001 | B1 |
6285251 | Dent et al. | Sep 2001 | B1 |
6285571 | Brooks et al. | Sep 2001 | B1 |
6304065 | Wittenbreder | Oct 2001 | B1 |
6348779 | Sluijs | Feb 2002 | B1 |
6355990 | Mitchell | Mar 2002 | B1 |
6362607 | Wickersham et al. | Mar 2002 | B1 |
6362608 | Ashburn et al. | Mar 2002 | B1 |
6433527 | Izadinia et al. | Aug 2002 | B1 |
6534960 | Wells et al. | Mar 2003 | B1 |
6674274 | Hobrecht et al. | Jan 2004 | B2 |
6678178 | Lipcsei | Jan 2004 | B2 |
6850045 | Muratov et al. | Feb 2005 | B2 |
6873140 | Saggini et al. | Mar 2005 | B2 |
6912144 | Clavette | Jun 2005 | B1 |
6965219 | Brooks et al. | Nov 2005 | B2 |
7265522 | Sutardja et al. | Sep 2007 | B2 |
7342383 | Song et al. | Mar 2008 | B1 |
7414383 | Burton et al. | Aug 2008 | B2 |
7456618 | Jain | Nov 2008 | B2 |
7602156 | Weng et al. | Oct 2009 | B2 |
7624291 | Nguyen | Nov 2009 | B2 |
7729144 | Urakabe et al. | Jun 2010 | B2 |
7888918 | Wu et al. | Feb 2011 | B2 |
7948222 | Hardman et al. | May 2011 | B2 |
7999519 | McDonald et al. | Aug 2011 | B2 |
7999520 | Luo et al. | Aug 2011 | B2 |
8294438 | Wickersham et al. | Oct 2012 | B2 |
8374008 | Rinne et al. | Feb 2013 | B2 |
Entry |
---|
George Schuellein, “Multiphase Buck Converter Design Responds Well to Transients”, EE Times, <http://www.eetimes.com/document.asp?doc—id=1224753>, Sep. 13, 2000, 15 pages. |
“Multiphase Buck Converters”, PowerGuru, <http://www.powerguru.org/multiphase-buck-converters/>, Nov. 1, 2007, 8 pages. |
Application Note 556, “Introduction to Power Supplies,” National Semiconductor Corporation, Sep. 2002, 7 pages. |
Number | Date | Country | |
---|---|---|---|
Parent | 12366233 | Feb 2009 | US |
Child | 13902145 | US |