Claims
- 1. An analog-to-digital converter comprising:
two or more comparators configured to receive an analog input signal; a digital-to-analog converter communicatively coupled to said comparators, wherein said digital-to-analog converter is configured to produce a reference signal for said comparators; and asynchronous logic configured to sample an output signal from said comparators and to adjust a digital output signal based on said comparator output signal; wherein a digital output signal from said asynchronous logic is fed through said digital-to-analog converter to produce said reference signal; wherein said analog-to-digital converter does not use an external clock signal to adjust said digital output signal based on said analog input signal.
- 2. The analog-to-digital converter of claim 1, wherein said two or more comparators comprises:
a first comparator configured to receive both said analog input signal and said output from said digital-to-analog converter, compare said input analog signal to said output from said digital-to-analog converter, and produce a signal if said output from said digital-to-analog converter is lower than said analog input signal; and a second comparator configured to receive both said analog input signal and said output from said digital-to-analog converter, compare said input analog signal to said output from said digital-to-analog converter, and produce a signal if said output from said digital-to-analog converter is greater than said analog input signal.
- 3. The analog-to-digital converter of claim 2, wherein said first and second comparators are designed with a measured hysteresis, said hysteresis defining a least significant bit.
- 4. The analog-to-digital converter of claim 3, wherein said asynchronous logic further comprises an output signal indicator configured to produce a signal when said asynchronous logic changes said digital output in response to a change in said analog input signal.
- 5. The analog-to-digital converter of claim 4, further comprising:
multiple pairs of comparators, wherein each pair of comparators includes a different hysteresis design to increase a conversion reaction speed of said analog-to-digital converter.
- 6. The analog-to-digital converter of claim 4, wherein if said analog input signal is not a least significant bit above or below said output from said digital-to-analog converter, said asynchronous logic remains in an inactive state.
- 7. The analog-to-digital converter of claim 4, wherein said asynchronous logic remains inactive for a designated settling period of time after an adjustment of said digital output in response to said comparator signals.
- 8. An apparatus comprising:
an analog-to-digital converter including an analog-to-digital conversion circuit configured to receive an analog input signal, sample said analog input signal, and output a representative digital signal based on said sampling of said analog input signal, wherein said analog-to-digital conversion circuit does not receive or use a clock signal; and a host device communicatively coupled to said analog-to-digital converter, wherein said host device is configured to receive said representative digital signal.
- 9. The apparatus of claim 8, wherein said analog-to-digital converter further comprises:
a plurality of comparators; a digital-to-analog converter communicatively coupled to said plurality of comparators; and asynchronous digital logic communicatively coupled to both said plurality of comparators and said digital to analog converter, wherein said asynchronous digital logic is configured to receive a signal from said plurality of comparators and adjust a digital output based on said signal.
- 10. The apparatus of claim 9, wherein said comparators are configured to:
receive an analog input signal; compare said analog input signal to an output signal from said digital-to-analog converter; and transmit a signal to said asynchronous digital logic requesting a change in said digital output based on said comparison.
- 11. The apparatus of claim 10, wherein said comparators are designed with a measured hysteresis, said hysteresis defining a least significant bit.
- 12. The apparatus of claim 11, wherein said asynchronous digital logic further comprises an output signal indicator configured to transmit a signal to said host device when said analog-to-digital converter changes said digital output.
- 13. The apparatus of claim 12, wherein said output signal indicator is further configured to transmit signal accuracy information to said host device.
- 14. An asynchronous analog-to-digital converter comprising:
an analog-to-digital conversion circuit which receives an analog input signal and outputs a digital signal based on sampling of the analog input signal; wherein said conversion circuit changes state only when the input analog signal changes by more than a least significant bit (LSB).
- 15. The asynchronous analog-to-digital converter of claim 14, further comprising:
a plurality of comparators configured to receive and compare an analog input signal; a digital-to-analog converter communicatively coupled to said plurality of comparators configured to produce and transmit a digital reference signal to said comparators; and asynchronous digital logic communicatively coupled to both said plurality of comparators and said digital-to-analog converter; wherein said asynchronous digital logic is configured to receive a signal from said plurality of comparators and to adjust a digital output based on said signal.
- 16. The asynchronous analog-to-digital converter of claim 15, wherein said plurality of comparators further comprises:
a first comparator configured to receive and compare both said analog input signal and said output from said digital-to-analog converter, and to produce a signal if said output from said digital-to-analog converter is lower than said analog input signal; and a second comparator configured to receive and compare both said analog input signal and said output from said digital-to-analog converter, and produce a signal if said output from said digital-to-analog converter is greater than said analog input signal.
- 17. The asynchronous analog-to-digital converter of claim 16, wherein said first and second comparators are designed with a hysteresis defining a least significant bit value for said comparators.
- 18. The asynchronous analog-to-digital converter of claim 17, further comprising:
a plurality of comparator pairs, wherein each comparator pair is designed with a different hysteresis value; wherein said asynchronous analog-to-digital converter may selectively use said comparator pairs to convert said input analog signal.
- 19. An analog-to-digital converter comprising:
two or more signal comparison means for receiving and comparing an analog input signal to a reference signal; a digital-to-analog conversion means for generating said reference signal; and asynchronous logic configured to sample output signals from said signal comparison means; wherein a digital output from said asynchronous logic is fed through said digital-to-analog conversion means for generating said reference signal; wherein said analog-to-digital converter does not use an external clock signal to convert an incoming analog input signal into a digital output signal.
- 20. The analog-to-digital converter of claim 19, wherein said two or more signal comparison means comprises:
a first comparator configured to receive both said input analog signal and said output from said digital-to-analog converter, compare said input analog signal to said output from said digital-to-analog converter, and produce a signal if said output from said digital-to-analog converter is lower than said input analog signal; and a second comparator configured to receive both said input analog signal and said output from said digital-to-analog converter, compare said input analog signal to said output from said digital-to-analog converter, and produce a signal if said output from said digital-to-analog converter is greater than said input analog signal; wherein said asynchronous logic adjusts said digital output in response to said comparator signals.
- 21. The analog-to-digital converter of claim 19, wherein said comparison means comprise a least significant bit value determined by the application of hysteresis.
- 22. A method for analog-to-digital conversion comprising:
receiving an analog input signal in a plurality of comparators; receiving a reference signal in said plurality of comparators; comparing said analog input signal and said reference signal using said plurality of comparators; signaling a change of a digital output based on said signal comparisons without the use of a clock signal; and changing said digital output and said reference signal based on said signaled change.
- 23. The method of claim 22, further comprising pausing said method for a predetermined settling period after changing a digital output based on said signal comparison.
- 24. The method of claim 23, further comprising using multiple pairs of comparators with differing least significant bit values to enhance the responsiveness of said method to varying signal rates.
- 25. A processor readable medium having instructions thereon for:
receiving a signal indicating a necessary change from a comparator; and adjusting a digital output signal based on said signal indicating a necessary change without the use of a clock.
RELATED APPLICATIONS
[0001] The present application claims priority under 35 U.S.C. §119(e) from the following previously-filed Provisional Patent Application, U.S. Application No. 60/369,825, filed Apr. 3, 2002 by Rex K. Hales, entitled “Asynchronous/self Timed Analog to Digital Converter,” and which is incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60369825 |
Apr 2002 |
US |