Claims
- 1. An Asynchronous Transfer Mode (ATM) switching circuit configured for switching ATM cells between an input port of said switching circuit and an output port of said switching circuit, said input port being configured to receive said ATM cells from a plurality of traffic generators, comprising:
a buffer portion configured to receive said ATM cells from said input port, said buffer portion including a plurality of buffers configured to buffer said ATM cells from said plurality of traffic generators, said ATM cells being buffered in said plurality of buffers prior to being switched by said ATM switching circuit to said output port.
- 2. The ATM switching circuit of claim 1 wherein said plurality of buffers are implemented as dedicated buffers in said ATM switching circuit.
- 3. The ATM switching circuit of claim 1 wherein said plurality of buffers are implemented as software constructs in a memory portion of said ATM switching circuit.
- 4. The ATM switching circuit of claim 1 wherein said input port is configured to couple with said plurality of traffic generators using a 622 Megabits per second link.
- 5. A method for minimizing head-of-the-line blocking while switching Asynchronous Transfer Mode (ATM) cells between an input port of an ATM switching circuit and an output port of said ATM switching circuit, said input port being configured to receive said ATM cells from a plurality of traffic generators, comprising:
buffering, using a first buffer associated with said input port, first ATM cells from a first traffic generator of said plurality of traffic generators; buffering, using a second buffer associated with said input port, second ATM cells from a second traffic generator of said plurality of traffic generators; and thereafter switching said first ATM cells and said second ATM cells from said first buffer and said second buffer respectively to said output port.
- 6. An Asynchronous Transfer Mode (ATM) switching circuit configured for implementing per virtual connection arbitration while switching ATM cells associated with a plurality of virtual connections to an output port of said switching circuit, said output port being configured to output said ATM cells to a plurality of traffic acceptors, comprising:
an output arbitrating portion coupled to said output port, said output arbitrating portion including a plurality of schedulers coupled to receive said ATM cells from said plurality of virtual connections and configured to schedule said ATM cells for output to said output port in accordance with priorities accorded individual ones of said plurality of virtual connections.
- 7. The ATM switching circuit of claim 6 wherein said output arbitrating portion further includes a selector coupled between said plurality of schedulers and said output port, said selector being configured to select cells from said plurality of schedulers for output to said output port.
- 8. The ATM switching circuit of claim 6 wherein said connections of said virtual connections having the same priority are coupled to a scheduler of said plurality of schedulers.
- 9. The ATM switch of claim 6 wherein at least one scheduler of said plurality of schedulers selects cells using a weighted round robin selection technique.
- 10. The ATM switch of claim 6 wherein said priorities are accorded said individual ones of said plurality of virtual connections based on the type of data carried by said individual ones of said plurality of virtual connections.
- 11. A method for arbitrating Asynchronous Transfer Mode (ATM) cells on a per-virtual connection basis for output to an output port of an ATM switching circuit, said ATM cells being associated with a plurality of virtual connections through said ATM switching circuit, comprising:
scheduling, using a plurality of schedulers coupled to said plurality of virtual connections, cells of said ATM cells for output in accordance with priorities accorded individual ones of said plurality of virtual connections.
- 12. The method of claim 11 wherein said scheduling further includes receiving at a first scheduler of said plurality of schedulers cells from connections of said plurality of virtual connections having the same priority.
- 13. The method of claim 11 further comprising:
selecting, using a selector coupled between said plurality of schedulers and said output port, cells from said plurality of schedulers for output to said output port.
- 14. An Asynchronous Transfer Mode (ATM) switching circuit configured to implement per virtual connection back-pressuring while switching ATM cells between an input port of said switching circuit and an output port of said switching circuit, said input port being configured to receive said ATM cells from a plurality of traffic generators, comprising:
an input switch access port (SAP) coupled to said input port, said input switch access port including a plurality of first buffers configured to buffer ATM cells from said plurality of traffic generators; a switch element coupled to said input SAP, said switch element including a buffer portion configured to receive said ATM cells from said input SAP, said buffer portion including a plurality of second buffers configured to buffer said ATM cells, a given one of said plurality of first buffers is associated with a given one of said plurality of said second buffers, wherein said given one of said second buffers is engaged to buffer said ATM cells prior to said given one of said given one of said first buffers is engaged to buffer said ATM cells.
- 15. The ATM switching circuit of claim 14 wherein said given one of said first buffers is not engaged to buffer said ATM cells until said given one of said second buffers is full.
- 16. The ATM switching circuit of claim 15 wherein said given one of said first buffers and said given one of said second buffers are configured to receive cells from a given traffic generator of said plurality of traffic generators.
- 17. A method for implementing per virtual connection back-pressuring while switching ATM cells between an input port of said switching circuit and an output port of an ATM switching circuit, said input port being configured to receive said ATM cells from a plurality of traffic generators, comprising:
buffering, using one of a plurality of first buffers associated with a switch element of said ATM switching circuit, said plurality of first buffers being configured to buffer said ATM cells from said plurality of traffic generators, first ATM cells from a given traffic generator of said plurality of traffic generators; and if buffer usage at said one of said plurality of first buffers reaches a predefined threshold, buffering, using one of a plurality of second buffers, second ATM cells from said given traffic generator, said plurality of second buffers being disposed between said plurality of first buffers and said input port.
Parent Case Info
[0001] This application claims priority under 35 U.S.C 119 (e) of a provisional application entitled “Asynchronous Transfer Mode Switching Architectures Having Connection Buffers” filed Oct. 28, 1996 by inventor Bidyut Parruck, et al. (U.S. Application Ser. No. 60/029,652).
Continuations (1)
|
Number |
Date |
Country |
Parent |
08959056 |
Oct 1997 |
US |
Child |
09579844 |
May 2000 |
US |