Claims
- 1. An Asynchronous Transfer Mode (ATM) switching circuit configured for implementing per virtual connection arbitration while switching ATM cells associated with a plurality of virtual connections to an output port of said switching circuit, said output port being configured to output said ATM cells to a plurality of traffic acceptors, comprising:
- an output arbitrating portion coupled to said output port, said output arbitrating portion including a plurality of schedulers coupled to receive said ATM cells from said plurality of virtual connections and configured to schedule said ATM cells for output to said output port in accordance with priorities accorded individual ones of said plurality of virtual connections, said output arbitrating portion further includes a selector coupled between said plurality of schedulers and said output port, said selector being configured to select cells from said plurality of schedulers for output to said output port.
- 2. The ATM switching circuit of claim 1 wherein said connections of said virtual connections having the same priority are coupled to a scheduler of said plurality of schedulers.
- 3. The ATM switch of claim 1 wherein at least one scheduler of said plurality of schedulers selects cells using a weighted round robin selection technique.
- 4. The ATM switch of claim 1 wherein said priorities are accorded said individual ones of said plurality of virtual connections based on the type of data carried by said individual ones of said plurality of virtual connections.
- 5. An Asynchronous Transfer Mode (ATM) switching circuit configured to implement per virtual connection back-pressuring while switching ATM cells between an input port of said switching circuit and an output port of said switching circuit, said input port being configured to receive said ATM cells from a plurality of traffic generators, comprising:
- an input switch access port (SAP) coupled to said input port, said input switch access port including a plurality of first buffers configured to buffer ATM cells from said plurality of traffic generators;
- a switch element coupled to said input SAP, said switch element including a buffer portion configured to receive said ATM cells from said input SAP, said buffer portion including a plurality of second buffers configured to buffer said ATM cells, a given one of said plurality of first buffers is associated with a given one of said plurality of said second buffers, wherein said given one of said second buffers is engaged to buffer said ATM cells prior to said given one of said given one of said first buffers is engaged to buffer said ATM cells.
- 6. The ATM switching circuit of claim 5 wherein said given one of said first buffers is not engaged to buffer said ATM cells until said given one of said second buffers is full.
- 7. The ATM switching circuit of claim 6 wherein said given one of said first buffers and said given one of said second buffers are configured to receive cells from a given traffic generator of said plurality of traffic generators.
- 8. A method for implementing per virtual connection back-pressuring while switching ATM cells between an input port of said switching circuit and an output port of an ATM switching circuit, said input port being configured to receive said ATM cells from a plurality of traffic generators, comprising:
- buffering, using one of a plurality of first buffers associated with a switch element of said ATM switching circuit, said plurality of first buffers being configured to buffer said ATM cells from said plurality of traffic generators, first ATM cells from a given traffic generator of said plurality of traffic generators; and
- if buffer usage at said one of said plurality of first buffers reaches a predefined threshold, buffering, using one of a plurality of second buffers, second ATM cells from said given traffic generator, said plurality of second buffers being disposed between said plurality of first buffers and said input port.
Parent Case Info
This application claims priority under 35 U.S.C 119 (e) of a provisional application entitled "Asynchronous Transfer Mode Switching Architectures Having Connection Buffers" filed Oct. 28, 1996 by inventor Bidyut Parruck, et al. (U.S. application Ser. No. 60/029,652).
US Referenced Citations (12)
Non-Patent Literature Citations (2)
Entry |
International Preliminary Examination Report, Feb. 12, 1999 IPEA/US, 5 pages. |
Notification of Transmittal of the International Search Report for International Application No. PCT/US97/19713. |