Claims
- 1. A switching system exchanging fixed-length cells each containing a header part and an information part, between a plurality of incoming highways and a plurality of outgoing highways in accordance with information contained in the header part of the cells, said switching system comprising:a serial-parallel converter converting the cells received from the plurality of incoming highways to parallel signals; a first memory storing at least information part of the cells converted into the parallel signals to be converted to one of the plurality of outgoing highways; a parallel-serial converter converting an output of the first memory to a serial signal to be distributed to one of the plurality of outgoing highways; a second memory storing information for managing addresses of the first memory; and a controller, connected to the first memory and the second memory, and controlling writing in and reading out of the information part of the cells to and from the first memory based on an output from the second memory, the writing of the information part being carried out by applying an address of the first memory to the first memory in accordance with information fetched from the second memory, the reading of the information part being carried out by applying an address stored in writing of the information part to the first memory and inputting information corresponding to the stored address used for the reading to the second memory.
- 2. A switching system exchanging fixed-length cells each containing a header part and an information part, between a plurality of incoming highways and a plurality of outgoing highways in accordance with information contained in the header part of the cells, said switching system comprising:a first memory storing at least information part of the cells received from the plurality of incoming highways; a second memory storing information for managing addresses of the first memory; and a controller, connected to the first memory and the second memory, and controlling writing in and reading out of the information part of the cells to and from the first memory based on an output from the second memory, the writing of the information part being carried out by applying an address of the first memory to the first memory in accordance with information fetched from the second memory, the reading of the information part being carried out by applying a reading address based on information indicative of a stored address in the writing of the information part to the first memory, and inputting information corresponding to the reading address used for the reading to the second memory.
- 3. A switching system according to claim 2, wherein the information indicative of the stored address in the writing of the controller is managed for a destination of the information part.
- 4. A switching system according to claim 2, wherein the information indicative of the stored address in the writing of the controller is stored in the first memory.
- 5. A switching system according to claim 2, wherein the information indicative of the stored address in the writing of the controller is stored in one of a third memory and a group of registers.
Priority Claims (7)
Number |
Date |
Country |
Kind |
62-174603 |
Jul 1987 |
JP |
|
62-253661 |
Oct 1987 |
JP |
|
62-283249 |
Nov 1987 |
JP |
|
63-102512 |
Apr 1988 |
JP |
|
01-040230 |
Feb 1989 |
JP |
|
02-215705 |
Aug 1990 |
JP |
|
03-038388 |
Mar 1991 |
JP |
|
CROSS-REFERENCES TO RELATED APPLICATIONS
This application relates to U.S. application Ser. No. 07/564,617, filed Aug. 9, 1990 entitled “SWITCHING SYSTEM” the contents of which are incorporated herein by reference.
This is a continuation of application Ser. No. 09/228,748, filed Jan. 12, 1999 now U.S. Pat. No. 6,285,675.
This application is a continuation of application Ser. No. 08/462,269, filed Jun. 5, 1995 now U.S. Pat. No. 6,016,317 which is a continuation of application Ser. No. 08/306,978, filed Sep. 16, 1994, now U.S. Pat. No. 5,799,014; which is a continuation of application Ser. No. 07/845,668, filed Mar. 4, 1992, now U.S. Pat. No. 5,365,519 which is a Continuation-in-Part of application Ser. No. 07/482,090, filed Feb. 20, 1990, now U.S. Pat. No. 5,124,977 which is a Continuation-in-Part of application Ser. No. 07/218,217, filed Jul. 13, 1988 which issued as U.S. Pat. No. 4,910,731 said application Ser. No. 07/845,668, filed Mar. 4, 1992, now U.S. Pat. No. 5,365,519 is a continuation-in-part of application Ser. No. 07/745,466, filed Aug. 14, 1991, now U.S. Pat. No. 5,280,475, the disclosures of which are incorporated herein by reference.
US Referenced Citations (46)
Foreign Referenced Citations (17)
Number |
Date |
Country |
3513083 |
Oct 1986 |
DE |
0201252 |
Nov 1986 |
EP |
0299473 |
Jan 1989 |
EP |
0336373 |
Oct 1989 |
EP |
0338558 |
Oct 1989 |
EP |
2472245 |
Jun 1981 |
FR |
2526613 |
Nov 1983 |
FR |
2549673 |
Jan 1985 |
FR |
0300876 |
Jan 1989 |
FR |
2090680 |
Jul 1982 |
GB |
5897944 |
Dec 1981 |
JP |
56196495 |
Dec 1981 |
JP |
6364439 |
Mar 1988 |
JP |
0299473 |
Jan 1989 |
JP |
2121549 |
May 1990 |
JP |
59135994 |
Sep 1994 |
JP |
8504776 |
Oct 1985 |
WO |
Non-Patent Literature Citations (9)
Entry |
Arrangement Method of Shared Buffer Type ATM Switching LSI, by Kosaki et al, Technical Report of the Institute of Electronics and Communication Engineers of Japan, pp. 49-54, Feb. 1990. |
Line Setting Method of ATM Switching Network, by Shigesada et al, Technical Report of the Institute of Electronics and Communication Engineers of Japan, pp. 31-36, Jan. 1990. |
A Shared Buffer Memory Switch for an ATM Excharge, Kuwahara et al, pp. (4.4.1)-(4.4.5), Sep. 1989. |
International Switching Symposium 1990, “Innovations in Switching Technology”, vol. 5, Jun. 1990, Koinuma et al, Jun. 1990, pp. 21-26. |
“A Study of an Integrated Line/Packet Message Channel” Exchanged Division 1832 National General Conference 1988. |
Akimaru “Outline of Current Exchange Engineering” Ohm, 1979, pp. 136-137. |
C. Clos, A Study of Non Blocking Networks, Bell System Technical Journal, vol. 32, No. 3, 1953. |
Switching and Fair Control of Congested Flow in Broadband Networks, Karvenio, pp. 1315-1326 Oct. 1987. |
Proceedings of the 15th Annual International Symposium on Computer Architecture, “High Performance Multi-Queue Buffers for VLSI Communication Switches”, Y. Tamir et al, May 30 to Jun. 2, 1988, Honolulu, HI. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
09/228748 |
Jan 1999 |
US |
Child |
09/804225 |
|
US |
Parent |
08/462269 |
Jun 1995 |
US |
Child |
09/228748 |
|
US |
Parent |
08/306978 |
Sep 1994 |
US |
Child |
08/462269 |
|
US |
Parent |
07/845668 |
Mar 1992 |
US |
Child |
08/306978 |
|
US |
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
07/482090 |
Feb 1990 |
US |
Child |
07/845668 |
|
US |
Parent |
07/218217 |
Jul 1988 |
US |
Child |
07/482090 |
|
US |
Parent |
07/745466 |
Aug 1991 |
US |
Child |
07/845668 |
|
US |