The following patent applications, all of which were filed on the same day, are related: (1) U.S. patent application Ser. No. 12/769,065, entitled “Connecting Digital Storage Oscilloscopes”, (2) U.S. patent application Ser. No. 12/769,082, entitled “Driving An Electronic Instrument”, and (3) U.S. patent application Ser. No. 12/769,075, entitled “Multi-Level Triggering Circuit”. The disclosure of each of these patent applications is hereby incorporated by reference into this patent application as if set forth herein in full.
This patent application describes an attenuator circuit.
An attenuator circuit reduces characteristics of a signal, such as amplitude, without substantially distorting the signal's waveform. For example, an attenuator circuit may convert high-amplitude input signals to lower-amplitude signals that can be processed by an electronic instrument. One such instrument is a digital storage oscilloscope (DSO). A DSO is typically configured to convert input analog signals to digital form, store those signals, and process the signals for display, typically on a liquid crystal display (LCD) device.
This patent application describes an attenuator circuit.
For example, this patent application describes an attenuator circuit that includes a high-frequency circuit path to produce an attenuated first signal; a low-frequency circuit path to produce an attenuated second signal, where the attenuated first signal has a higher frequency than the attenuated second signal; and a transistor that includes a control input. The control input is configured to receive the attenuated second signal to bias the transistor for passage of the attenuated first signal and the attenuated second signal. The attenuator circuit may include one or more of the following features, either alone or in combination.
The low-frequency circuit path may comprise a divider circuit to attenuate an input signal to produce an attenuated input signal; a capacitive circuit to store the attenuated input signal; and an integrator to augment the attenuated signal in accordance with a feedback loop that takes into account a voltage associated with the control input of the transistor. The attenuated signal augmented by the integrator may correspond to the attenuated second signal. The feedback loop may comprise the transistor; a variable gain amplifier electrically connected to the transistor; and a resistive-capacitive circuit electrically connected between the variable gain amplifier and the integrator. The low frequency circuit path may comprise an integrator functioning as a low-pass filter to pass the attenuated signal between the divider circuit and the capacitive circuit. The high-frequency circuit path may comprise a capacitive circuit. The capacitive circuit may comprise a first capacitor in series with the transistor and a second capacitor electrically connected between the first capacitor and the transistor. The second capacitor may be electrically connected between ground and a circuit path comprising the first capacitor and the transistor.
This patent application also describes a digital storage oscillator (DSO) comprising an analog to digital converter (ADC) to convert an input analog signal into a digital signal in accordance with a clock signal; and circuitry to generate a trigger signal. The circuitry may comprise a comparator to identify a trigger event for the analog input signal; an edge selector to identify a rising or falling edge of a signal output by the comparator and to produce an asynchronous trigger signal; and a latch to output the trigger signal based on the asynchronous trigger signal and a version of a clock signal. The DSO may further comprise a time interval digitizer to determine a time difference that is based on the asynchronous trigger signal, the time difference being a difference between an actual time that the trigger event occurred and a time that a clock signal running the ADC occurred; and an attenuator circuit to produce the input analog signal. The attenuator circuit may comprise a high-frequency circuit path to produce an attenuated first signal; a low-frequency circuit path to produce an attenuated second signal, the attenuated first signal having a higher frequency than the attenuated second signal; and a transistor comprising a control input, the control input to receive the attenuated second signal to bias the transistor for passage of the attenuated first signal and the attenuated second signal. A combination of the attenuated first signal and the attenuated second signal may correspond to the input analog signal. The DSO may include one or more of the following features, either alone or in combination.
The low-frequency circuit path may comprise a divider circuit to attenuate an input signal to produce an attenuated input signal; a capacitive circuit to store the attenuated input signal; and an integrator to augment the attenuated signal in accordance with a feedback loop that takes into account a voltage associated with the control input of the transistor. The attenuated signal augmented by the integrator may correspond to the attenuated second signal. The feedback loop may comprise the transistor; a variable gain amplifier electrically connected to the transistor; and a resistive-capacitive circuit electrically connected between the variable gain amplifier and the integrator. The low frequency circuit path may comprise an integrator functioning as a low-pass filter to pass the attenuated signal between the divider circuit and the capacitive circuit. The high-frequency circuit path may comprise a capacitive circuit. The capacitive circuit may comprise a first capacitor in series with the transistor and a second capacitor electrically connected between the first capacitor and the transistor. The second capacitor may be connected between ground and a circuit path comprising the first capacitor and the transistor. The DSO may further comprise memory; and a controller to capture data from the ADC based on the time difference, and to store the data in the memory.
Any two or more of the features described in this summary section may be combined to form embodiments not specifically described in this patent application.
All or part of the foregoing may be implemented as a computer program product comprised of instructions that are stored on one or more machine-readable media, and that are executable on one or more processing devices. All or part of the foregoing may be implemented as an apparatus, method, or system that may include one or more processing devices and memory to store executable instructions to implement functionality.
The details of one or more examples are set forth in the accompanying drawings and the description below. Further features, aspects, and advantages will become apparent from the description, the drawings, and the claims.
Described herein is an attenuator circuit comprising a high-frequency circuit path to produce an attenuated first signal, a low-frequency circuit path to produce an attenuated second signal, where the attenuated first signal has a higher frequency than the attenuated second signal, and a transistor comprising a control input. The control input is for receiving the attenuated second signal to bias the transistor for passage of the attenuated first signal and the attenuated second signal. In one embodiment, the attenuator circuit is a DC-coupled (Direct Current-coupled), wideband attenuator and amplifier, which includes a dual-path or composite architecture that splits DC and AC (Alternating Current) components of the input signal, processes them separately, and then recombines them to restore a wideband response. The attenuator circuit addresses the problem of recombining high- and low-frequency (e.g., DC) components of the signal to achieve flat frequency response, while allowing the use of relatively small capacitors to couple the AC portion of the circuit. For example, such capacitors may be between 2 pF and 1000 pF. For example, in a DSO using an attenuator with a 10:1 attenuation ratio, capacitors 14 and 17 (
In this regard, composite amplifiers, comprised of separate AC coupled and DC coupled signal paths, are widely used to obtain flat, broadband amplification with relatively high DC precision. The attenuator circuit described herein, however, has several advantages relative to existing circuits. For example, the attenuator circuit works to protect delicate high-frequency circuitry from overvoltage and electrostatic discharge (ESD). The attenuator circuit does not require high-frequency circuitry to maintain high DC accuracy. In addition, the attenuator circuit enables the use of relatively small capacitors, which lowers the input capacitance and improves the high-frequency performance of the overall circuit. The smaller AC coupling capacitors better protect the attenuator circuit.
High-frequency circuit path 11 includes a first capacitor 14 electrically connected in series between input terminal 15 and transistor 16. In this context, electrical connection includes any type of connection that allows an electrical signal to pass between two components. Accordingly, electrical connection may include circuit paths that have intervening component(s) between two electrically-connected components.
In this example, transistor 16 is a JFET (Junction Field Effect Transistor); however, other types of transistors may be used either alone or in combination with a JFET. High-frequency circuit path 11 may also include a second capacitor 17, which is electrically connected between circuit path 11 and a reference potential 19, such as ground. Capacitors 14 and 17, which together make up a capacitive circuit, attenuate high-frequency components of the signal input to circuit 10 via input terminal 15. This signal is typically a voltage, and may be an input to an electrical instrument, such as a digital storage oscilloscope (DSO).
Low-frequency circuit path 12 includes a resistive divider circuit which, in this example, includes resistors 20 and 21. Additional resistors may be included in the divider circuit in a configuration different than that shown. Low-frequency circuit path 12 also includes capacitor 22, which acts as an integrator, together with capacitors 24, 29, resistors 25, 27, 30, 45, and integrators 26, 28, which are described below.
Low-frequency circuit path 12 operates to attenuate the low-frequency (e.g., DC) component of the input signal, and to control the gate (control input) voltage (Vbias) of transistor 16 so that transistor 16 maintains substantially the same transmission characteristics for all voltage frequencies being transmitted through the transistor.
The output of high-frequency circuit path 11 passes through transistor 16, to differential variable gain amplifier (VGA) 32, where it is combined with an output of low-frequency circuit path 12 to produce a signal that is attenuated over a range of (e.g., all) frequencies. In this regard, as explained below, the output of low-frequency circuit path 12 remains substantially constant, thereby resulting in a nearly constant input to input terminal 34 of VGA 32. However, low- and mid-range frequency signal components also pass through transistor 16, where they are combined with the high-frequency components and provided to input terminal 35 of VGA 32. VGA 32 uses the signal at input terminal 35 and the substantially constant signal at input terminal 34 to generate the output, attenuated signal at output terminal 37.
As shown in
When configured as shown in
Capacitor 29 integrates the voltage at the output of integrator 26. That voltage is then provided, via resistor 45, to the gate of transistor 16, along with any contribution from integrator 28. Capacitor 29, in conjunction with capacitor 24, is also part of a feed forward path for frequency components in the mid-band frequency region between DC and frequencies at which capacitors 14 and 17 dominate the output response of the attenuator. Specifically, capacitor 24 bypasses integrator 26 and provides a relatively fast signal path for mid-range frequency signal components through bootstrapping bias resistor 45. This configuration enhances frequency response flatness in the mid-band frequency region. Resistor 30 promotes flattening the frequency response of the feedforward path. Resistor 27 also provides a leading phase to stabilize the feedback loop.
Calibration of low-frequency and high-frequency gains plays a role in flattening the overall frequency response and the mid-band frequency response. In the event that the attenuation provided by capacitors 14 and 17 does not match the attenuation provided by the ratio of resistors 20 to 21, adjustment of a low-frequency gain control 46 (via an external circuit—not shown) to match the DC and high-frequency gains automatically corrects the feedforward gain so that voltage Vbias at point 52 follows the voltage Vg at point 55 with sufficient accuracy to bootstrap the effective resistance of resistor 45 to values approaching 1GΩ. Resistors 30 and 27 dominate the ratio of voltage Vbias to the voltage Vfb at point 60 in the event of poor matching between capacitors 24 and 29. Since high accuracy resistors are lower cost and more readily available than high accuracy capacitors, resistors 27 and 30 provide an economical way of bootstrapping resistor 45 to relatively high values.
In a case where capacitors 14 and 17 attenuate the high-frequency components of the input signal differently than resistors 20 and 21 attenuate the low-frequency components of the input signal, the voltage at point 42 deviates from zero. In this case, the function of restoring the DC response at output 37 is performed by integrator 28, and not by changing the voltage at 34 (which remains constant, as noted above). Specifically, integrator 28 changes its output based on the voltage input to terminal 57 so that, through feedback loop 59, the voltage at point 42 servos back to zero. This reduces the signal swing required at transistor 16 and the input of VGA 32. It also enhances the circuit's high-frequency performance and ability to handle overdrive while maintaining linearity and speed.
The architecture of circuit 10 enables the use of relatively small AC coupling capacitors (e.g., capacitors 14 and 17) in a composite attenuator or amplifier. Small capacitors reduce the input capacitance of the system and improve high frequency performance. Small capacitors also make the system more rugged and tolerant to ESD and overvoltage. Circuit 12 bootstraps a bias resistor (e.g., resistor 45), lowering the frequency at which the crossover from DC to AC signal paths takes place. The precision of the bootstrapping circuit is obtained by exploiting a side effect of the normal flatness calibration process so that precision components and trimming are typically not needed in the high speed, AC coupled attenuator and amplifier path. The circuit avoids a configuration of existing designs that rely on heavy use of feedback to control crossover between the DC and AC signal paths.
The circuitry shown in
Referring to
DSO 80 also includes a trigger comparator 89 to identify when input analog signal 85 exceeds a predefined voltage threshold. This is referred to as the threshold event, and is the point from which input analog signal 85 is referenced. Comparator 89 receives input analog signal 85 at its positive input and the voltage threshold 90 (threshold voltage) at its negative input. When input analog signal 85 exceeds voltage threshold 90, comparator 89 outputs a signal 91. Any type of signal may be used to indicate that an edge has been detected.
Edge selector 92 is a circuit that identifies either a rising edge or a falling edge of signal 91 output by comparator 89. The output of edge selector 92 constitutes an asynchronous trigger signal 94. Signal 94 is asynchronous because it is not in phase with clock signal 87. Rather, since signal 94 was detected in “real-time”, it will likely fall in between two pulses 95, 96 of clock signal 87, as shown in
Selector circuit 97 can be a flip-flop or other circuitry that is used to select, for output, either an asynchronous trigger signal (e.g., 94) or a version of clock signal 87. A step-down circuit 99 may be used to produce the version of clock signal 87. For example, step-down circuit 99 may reduce the frequency of clock signal 87. A purpose of the step-down circuit (divide-by-N block) is to reduce the clock rate to something more easily handled by the time interval digitizer and the circuitry that controls acquisition and data storage. The sample rate is reduced inside the data capture controller, and it is user programmable. Thus, the step-down circuit reduces the clock rate for practical signal handling purposes and does not change the functionality of the system. The user may set program the step-down circuit via a computer or other instrument controls communicatively coupled to DSO 10. The user may set this via a computer or other instrument controls communicatively coupled to DSO 80.
Assuming that selector circuit 97 selects asynchronous trigger signal 94, selector circuit 97 outputs asynchronous trigger signal 94 (ATRIG) to both a latch circuit 100 and a time interval digitizer 101. Latch circuit 100 receives asynchronous trigger signal 94 and, in accordance with clock signal 87 (the full or stepped-down version), outputs a synchronous trigger signal 102 (STRIG). Synchronous trigger signal 102 is synchronous because it is in phase with clock signal 87, unlike asynchronous trigger signal 94, which is likely not in phase with clock signal 87. In this regard, it is noted that, in some cases, synchronous trigger signal 102 and asynchronous trigger signal 94 may both be in phase with clock signal 87. These cases, however, are coincidental, and not necessarily intended.
Time interval digitizer 101 is a circuit and/or controller that determines the real-time difference (ΔT, also referred to as “initial X”) between the asynchronous trigger signal 94 and the clock signal 87. The phase of clock signal 87 is represented, in time interval digitizer 101, by synchronous trigger signal 102, since synchronous trigger signal 102 is in phase with clock signal 87. Referring to
DSO 80 also includes a data capture controller 106, which may be any type of microcontroller or other processing circuitry. Data capture controller 106 receives (e.g., “captures”) data from ADC 84 in accordance with clock signal 87 (the full or stepped-down version). Data capture controller 66 stores this data, along with synchronous trigger signal 102 and ΔT in data memory 104. As noted above, a microprocessor or other processing device uses this information to reconstruct the original analog signal for display on the DSO.
As shown in
DSO 80 may be two-channel, meaning that two separate input analog signals can be tracked relative to the same internal trigger signal. So, in
A microprocessor or other processing device or circuitry may use the digital data and ΔT values to reproduce the original analog signals, and relate them to the same triggering event.
Any of the functionality described herein and their various modifications (hereinafter “the functions”), are not limited to the hardware and software described herein. All or part of the functions can be implemented, at least in part, via a computer program product, e.g., a computer program tangibly embodied in an information carrier, such as one or more machine-readable media, for execution by, or to control the operation of, one or more data processing apparatus, e.g., a programmable processor, a computer, multiple computers, and/or programmable logic components.
A computer program can be written in any form of programming language, including compiled or interpreted languages, and it can be deployed in any form, including as a stand-alone program or as a module, component, subroutine, or other unit suitable for use in a computing environment. A computer program can be deployed to be executed on one computer or on multiple computers at one site or distributed across multiple sites and interconnected by a network.
Actions associated with implementing all or part of the functions can be performed by one or more programmable processors executing one or more computer programs to perform the functions of the calibration process. All or part of the functions can be implemented as, special purpose logic circuitry, e.g., an FPGA (field programmable gate array) and/or an ASIC (application-specific integrated circuit).
Processors suitable for the execution of a computer program include, by way of example, both general and special purpose microprocessors, and any one or more processors of any kind of digital computer. Generally, a processor will receive instructions and data from a read-only memory or a random access memory or both. Components of a computer include a processor for executing instructions and one or more memory devices for storing instructions and data.
Components of different embodiments described herein may be combined to form other embodiments not specifically set forth above. Components may be left out of the circuitry shown in
Any components of the following patent applications may be combined to produce embodiment(s) not specifically described herein: (1) U.S. patent application Ser. No. 12/769,065, entitled “Connecting Digital Storage Oscilloscopes”, (2) U.S. patent application Ser. No. 12/769,082, entitled “Driving An Electronic Instrument”, and (3) U.S. patent application Ser. No. 12/769,075, entitled “Multi-Level Triggering Circuit”,
Resistive and capacitive values may be different than those shown.
Other embodiments not specifically described herein are also within the scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
2778883 | Buckerfield | Jan 1957 | A |
3573644 | Evel | Apr 1971 | A |
4147988 | Hall | Apr 1979 | A |
4283713 | Philipp | Aug 1981 | A |
4365193 | Bollero et al. | Dec 1982 | A |
4495586 | Andrews | Jan 1985 | A |
4507618 | Nelson | Mar 1985 | A |
4523161 | Miles | Jun 1985 | A |
4678345 | Agoston | Jul 1987 | A |
4694244 | Whiteside et al. | Sep 1987 | A |
4704036 | Holte et al. | Nov 1987 | A |
4716345 | Shank et al. | Dec 1987 | A |
4755951 | Hollister | Jul 1988 | A |
4779045 | Shank | Oct 1988 | A |
4855968 | Shank | Aug 1989 | A |
5034698 | Moriyasu | Jul 1991 | A |
5121075 | Roach | Jun 1992 | A |
5223784 | Nelson et al. | Jun 1993 | A |
5315627 | Draving | May 1994 | A |
5754827 | Barbier et al. | May 1998 | A |
5777489 | Barbier et al. | Jul 1998 | A |
5933129 | Egami et al. | Aug 1999 | A |
6057706 | Barbier et al. | May 2000 | A |
6218904 | Panther | Apr 2001 | B1 |
6265894 | Reblewski et al. | Jul 2001 | B1 |
6388465 | Barbier et al. | May 2002 | B1 |
6560494 | Soto et al. | May 2003 | B1 |
6681354 | Gupta | Jan 2004 | B2 |
6717433 | Barbier et al. | Apr 2004 | B2 |
6782298 | Soto et al. | Aug 2004 | B2 |
6801097 | Wallace | Oct 2004 | B2 |
6807496 | Pickerd | Oct 2004 | B2 |
6832174 | Tran et al. | Dec 2004 | B2 |
6909979 | Saitou et al. | Jun 2005 | B2 |
7058548 | Pupalaikis et al. | Jun 2006 | B2 |
7065458 | Tran et al. | Jun 2006 | B2 |
7139684 | Pupalaikis et al. | Nov 2006 | B2 |
7191079 | Smith et al. | Mar 2007 | B2 |
7191372 | Jacobson et al. | Mar 2007 | B1 |
7219037 | Pupalaikis et al. | May 2007 | B2 |
7222055 | Pupalaikis et al. | May 2007 | B2 |
7236900 | Hagen et al. | Jun 2007 | B2 |
7280930 | Kobayashi | Oct 2007 | B2 |
7285946 | Ems et al. | Oct 2007 | B2 |
7304550 | Rostami et al. | Dec 2007 | B2 |
7365617 | Rostami et al. | Apr 2008 | B2 |
7373281 | Pupalaikis et al. | May 2008 | B2 |
7386409 | Mueller et al. | Jun 2008 | B2 |
7519513 | Pupalaikis et al. | Apr 2009 | B2 |
7646766 | Schmidt et al. | Jan 2010 | B2 |
20020089349 | Barbier et al. | Jul 2002 | A1 |
20020104051 | Gupta | Aug 2002 | A1 |
20030208330 | Pickerd | Nov 2003 | A1 |
20030223317 | Soto et al. | Dec 2003 | A1 |
20040012454 | Wallace | Jan 2004 | A1 |
20040117138 | Tran et al. | Jun 2004 | A1 |
20040117143 | Tran et al. | Jun 2004 | A1 |
20040128076 | Pupalaikis et al. | Jul 2004 | A1 |
20040178820 | Barbier et al. | Sep 2004 | A1 |
20050089883 | Weinrich et al. | Apr 2005 | A1 |
20050118971 | Arai et al. | Jun 2005 | A1 |
20050225310 | Smith et al. | Oct 2005 | A1 |
20050234670 | Hagen et al. | Oct 2005 | A1 |
20060044040 | Kawai | Mar 2006 | A1 |
20060074606 | Pupalaikis et al. | Apr 2006 | A1 |
20060080065 | Pupalaikis et al. | Apr 2006 | A1 |
20060161401 | Pupalaikis et al. | Jul 2006 | A1 |
20060176151 | Ems et al. | Aug 2006 | A1 |
20060177018 | Kobayashi et al. | Aug 2006 | A1 |
20060178850 | Kobayashi | Aug 2006 | A1 |
20060195301 | Mueller et al. | Aug 2006 | A1 |
20060238270 | Rostami et al. | Oct 2006 | A1 |
20070027658 | Pupalaikis et al. | Feb 2007 | A1 |
20070112532 | Pupalaikis et al. | May 2007 | A1 |
20070126525 | Nicholson | Jun 2007 | A1 |
20070185669 | Pupalaikis et al. | Aug 2007 | A1 |
20070247256 | Rostami et al. | Oct 2007 | A1 |
20080054967 | Kobayashi | Mar 2008 | A1 |
20080120053 | Pupalaikis et al. | May 2008 | A1 |
20080130654 | Schmidt et al. | Jun 2008 | A1 |
20080258957 | Pupalaikis et al. | Oct 2008 | A1 |
20090002213 | LaMarche et al. | Jan 2009 | A1 |
Number | Date | Country |
---|---|---|
264510 | Apr 2004 | AT |
200027578 | Apr 2001 | AU |
2003252059 | Feb 2004 | AU |
2003291653 | May 2004 | AU |
1126866 | Jun 1982 | CA |
1203295 | Apr 1986 | CA |
1278344 | Dec 1990 | CA |
2238955 | Nov 1999 | CA |
2272740 | Nov 1999 | CA |
2353950 | Apr 2001 | CA |
1399724 | Feb 2003 | CN |
1675822 | Sep 2005 | CN |
1723621 | Jan 2006 | CN |
101116066 | Jan 2008 | CN |
2824103 | Dec 1978 | DE |
3065612 | Dec 1983 | DE |
3335868 | Apr 1984 | DE |
60009856 | May 2004 | DE |
102004019966 | Nov 2005 | DE |
102006040793 | Jun 2007 | DE |
0023708 | Feb 1981 | EP |
0250682 | Jan 1988 | EP |
0278637 | Aug 1998 | EP |
1133702 | Sep 2001 | EP |
1359427 | Nov 2003 | EP |
1554807 | Jul 2005 | EP |
1738185 | Jan 2007 | EP |
1836586 | Sep 2007 | EP |
1846770 | Oct 2007 | EP |
1847103 | Oct 2007 | EP |
2393472 | Dec 1978 | FR |
2534090 | Apr 1984 | FR |
1583550 | Jan 1981 | GB |
2130038 | May 1984 | GB |
2433659 | Jun 2007 | GB |
00025CN2005 | Apr 2007 | IN |
1119341 | Mar 1986 | IT |
54-002019 | Jan 1979 | JP |
59-086322 | May 1984 | JP |
63-5270 | Jan 1988 | JP |
63-193068 | Aug 1988 | JP |
02-007609 | Jan 1990 | JP |
02-052282 | Feb 1990 | JP |
03-211695 | Sep 1991 | JP |
04-212067 | Aug 1992 | JP |
06-034666 | Feb 1994 | JP |
09-318669 | Dec 1997 | JP |
2002-544576 | Dec 2002 | JP |
2003-329709 | Nov 2003 | JP |
2006-504100 | Feb 2006 | JP |
2007-159118 | Jun 2007 | JP |
2008-521014 | Jun 2008 | JP |
PA05000704 | Apr 2005 | MX |
7806065 | Dec 1978 | NL |
8303383 | May 1984 | NL |
8901648 | Jan 1990 | NL |
187880 | Sep 1991 | NL |
339409 | Sep 1998 | TW |
WO0123901 | Apr 2001 | WO |
WO2004010571 | Jan 2004 | WO |
WO2004038432 | May 2004 | WO |
WO2005103736 | Nov 2005 | WO |
WO2006055935 | May 2006 | WO |
WO2006086256 | Aug 2006 | WO |
WO2006086257 | Aug 2006 | WO |
WO2006086258 | Aug 2006 | WO |
WO2006093541 | Sep 2006 | WO |
Number | Date | Country | |
---|---|---|---|
20110267214 A1 | Nov 2011 | US |