Claims
- 1. A delta modulator circuit for converting an analog signal to digital data comprising:
- comparator means for comparing the magnitude of the input analog signal to a reference signal and generating a comparator signal having a high state and a low state;
- clock means for providing periodic clock signal;
- means for sampling said comparator signal during each cycle of said clock signal to produce a sample signal said sample signal comprising said digital data;
- means for detecting a condition wherein said sample signal remains in the same state for a plurality of clock cycles and generating a slope signal in response to said condition;
- reference signal means having an input for integrating said input to produce said reference signal for said comparator means; and
- means for selectively coupling said sample signal to the input of said reference signal means in response to the magnitude of said slope signal.
- 2. The circuit of claim 1 wherein said reference signal means comprises a passive integrator circuit.
- 3. The circuit of claim 2 wherein the said means for selectively coupling couples said sample signal to said input of said reference signal means for a period of time determined by the magnitude of said slope signal.
- 4. The circuit of claim 3 wherein said means for selectively coupling further includes a switch means responsive to a gate signal for coupling said sample signal to the input of said reference signal means; and means for generating a gate signal having a pulse width for gating said switch means, the pulse width being proportional to the magnitude of the slope signal.
- 5. A delta modulator circuit for converting an analog signal to digital data comprising:
- means having an input for integrating a signal supplied to said input to provide a reference signal;
- comparator means having first and second inputs and having an output for receiving said analog signal at said first input and said reference signal at said second input and for comparing said analog signal to said reference signal and generating a binary output in response to said comparison;
- means for sampling said binary output to produce a plurality of successive binary sample outputs and for, storing and shifting said plurality of successive binary sample outputs, said binary sample outputs comprising said digital data;
- logic means for receiving said successive binary sample outputs from said sampling, storing and shifting means and responsive thereto to provide a logic output signal;
- filter means supplied with said logic output signal for providing a filtered output signal;
- variable pulse width generator means receiving said filtered output signal as an input and for providing an output pulse having a width proportional to the level of said filtered output signal; and
- switch means for providing a connection between one of said binary sample outputs and the input of said integrator means during the duration of said output pulse.
- 6. The circuitry of claim 5 wherein said integrator means comprises a capacitor having a first terminal connected to said second input of said comparator means; and a resistor having a first terminal connected to said switch means and a second terminal connected to the first terminal of said capacitor.
- 7. The circuitry of claim 6 wherein said logic means receives at least three said binary sample outputs and provides said logic output only when said three binary sample outputs are of like binary value.
- 8. The circuitry of claim 5 further including a delta demodulator means and wherein said filter means provides said filtered output signal to said delta demodulator means.
- 9. A delta modulator circuit for converting an analog signal to digital data comprising:
- comparator means having first and second inputs for receiving at said first input said analog signal, for receiving at said second input a reference signal, for comparing said input analog signal to said reference signal, and for providing an output signal based upon the comparison of said input analog signal and reference signal;
- a charge storage means connected to said first input for providing said reference signal;
- means for sampling said output signal to produce a plurality of digital samples comprising said digital data, for storing and shifting a plurality of said samples, and for providing a succession of said samples at a plurality of respective outputs;
- digital logic means for logically combining said respective outputs to provide an outer logic level;
- filter means for filtering said output logic level to produce a filtered output voltage;
- a variable pulse width generator means receiving said filtered output voltage as an input for producing a variable width output pulse, the width of said pulse being variable in accordance with the magnitude of said filtered output voltage;
- a switch means responsive to a switch control signal for connecting one of said digital samples to said charge storage means for the duration of said control signal; and
- wherein said switch control signal comprises said variable width output pulse.
- 10. A delta modulator circuit for converting an analog signal to digital data in response to a clock signal comprising:
- a comparator circuit having a first input, a second input and an output, said analog signal being supplied to said first input;
- a capacitor having a first terminal and a reference terminal, the first terminal being connected to said second input;
- a resistor having a first terminal connected to the first terminal of said capacitor and a second terminal;
- a shift register having a data input, a clock input connected to receive said clock signal and first, second and third stage outputs, said data input being connected to the output of said comparator circuit, one of said first, second and third stage outputs comprising said digital data;
- an exclusive NOR logic gate having first, second and third inputs and a logic output, said first, second and third inputs being connected to said first, second and third stage outputs, respectively;
- a low pass filter having an input connected to the logic output of said NOR logic gate and an output;
- a variable pulse width multivibrator means having an input connected to the output of said low pass filter and an output, said multivibrator means producing a pulse at its output in accordance with the magnitude of the output of said low pass filter; and
- a bilateral switch connected to the third output of said shift register and to the second terminal of said resistor and having a control terminal connected to the output of said variable pulse width multivibrator.
Parent Case Info
This is a division, of application Ser. No. 399,690, filed July 19, 1982, now abandoned.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
Specifications Continuously Variable Slope Delta Modulator/Demodulator, Motorola MC 3417. |
VSC: Variable Speech Control M8 Module, 1978. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
399690 |
Jul 1982 |
|