Claims
- 1. An audio frequency signal processing circuit, adapted for frequency multiplication of analog audio signals, comprising:
- integrator circuit means having an input for integrating a signal supplied to said input to provide a reference signal;
- comparator means having first and second inputs and having an output for receiving said analog audio signal at said first input and said reference signal at said second input and for comparing said analog audio signal to said reference signal and generating a binary output in response to said comparison;
- means responsive to an input clock signal for sampling said binary output to produce a plurality of successive binary sample outputs and for storing and shifting said plurality of successive binary sample outputs;
- logic means for receiving said successive binary sample output from said sampling, storing and shifting means and responsive thereto to generate a logic output signal;
- filter means supplied with said logic output signal for providing a filtered output signal;
- first variable pulse width generator means receiving said filtered output signal as an input for generating an output pulse having a width proportional to the level of said filtered output signal;
- first switch means for providing a connection between one of said binary sample outputs and the input of said integrator circuit means during the duration of the output pulse generated by said first variable pulse width generator means;
- means for storing said successive binary sample outputs at a first rate determined by said input clock signal to form stored binary data and for outputting said stored binary data at a second rate determined by an output clock signal;
- register means having a data input, a clock input and a Q output, for receiving at said data input the stored binary data outputted by said storing means, for receiving said output clock signal at said clock input, and for providing output binary data at said Q output;
- integrator means having an input for integrating a signal presented to said input to provide a signal comprising the output of said audio frequency signal processing circuit;
- second variable pulse width generator means receiving said filtered output signal of said filter means as an input and for generating an output pulse having a width proportional to the level of said filtered output signal;
- second switch means for providing a connection between said Q output and the input of said integrator means during the duration of the output pulse generated by said second variable pulse width generator means; and
- clock means for generating said input clock signal and output clock signal and supplying said input clock signal to said means for sampling and to said storing means and for supplying said output clock signal to said storing means and to said register means.
- 2. The circuitry of claim 1 wherein said integrator circuit means comprises a capacitor having a first terminal connected to said second input of said comparator means; and a resistor having a first terminal supplying the said input of said integrator circuit means and a second terminal connected to the first terminal of said capacitor.
- 3. The circuitry of Claim 2 wherein said logic means receives three said binary sample outputs and generates a logic output signal only when said three binary sample outputs are of like value.
- 4. An audio frequency signal processing circuit, adapted for frequency multiplication of audio frequency signals, including:
- a delta modulator circuit for converting an analog signal to digital data comprising:
- comparator means having first and second inputs for receiving at said first input said analog signal, for receiving at said second input a reference signal, for comparing said analog signal to said reference signal, and for providing an output signal based upon the comparison of said analog signal and reference signal;
- a charge storage means connected to said first input for providing said reference signal;
- means for sampling said output signal to produce a plurality of digital samples comprising said digital data, for storing and shifting a plurality of said samples, and for providing a succession of said samples at a plurality of respective outputs;
- digital logic means connected to said respective outputs for logically combining said samples to provide an output logic level;
- filter means for filtering said output logic level to produce a filtered output voltage;
- a variable pulse width generator means receiving said filtered output voltage as an input for generating a variable width output pulse, the width of said pulse being variable in accordance with the magnitude of said filtered output voltage;
- a switch means responsive to a switch control signal for connecting one of said respective outputs of said sampling means to said charge storage means for the duration of said switch control signal;
- wherein said switch control signal comprises said variable width output pulse
- said processing circuit further including:
- means for storing said digital data at a first rate determined by said input clock signal to form stored digital data and for outputting said stored digital data at a second rate determined by an output clock signal;
- said processor circuit further including a delta demodulator comprising:
- register means having a data input, a clock input and a Q output, for receiving at said data input the stored digital data outputted by said storing means, for receiving said output clock signal at said clock input, and for providing output digital data at said Q output;
- integrator means having an input for integrating a signal presented to said input to provide a signal comprising the delta demodulator output;
- second variable pulse width generator means receiving said filtered output voltage of said integrator means as an input and for generating an output pulse having a width proportional to the level of said filtered output voltage;
- second switch means for providing a connection between said Q output and the input of said integrator means during the duration of the output pulse generated by said second variable pulse width generator means;
- clock means for generating said input clock signal and output clock signal, and for supplying said input clock signal to said means for sampling and to said storing means, and for supplying said output clock signal to said storing means and to said register means.
- 5. An audio frequency signal processing circuit, adapted for frequency multiplication of audio frequency signals, comprising:
- a comparator circuit having a first input, a second input and an output, said audio frequency signals being supplied to said first input;
- a capacitor having a first terminal and a reference terminal, the first terminal being connected to said second input of said comparator circuit;
- a resistor having a first terminal connected to the first terminal of said capacitor and a second terminal;
- a shift register having a data input, a clock input connected to receive an input clock signal and first, second and third stage outputs, said data input being connected to the output of said comparator circuit, one of said first, second and third stage outputs comprising digital output data;
- an exclusive NOR logic gate having first, second and third inputs and a logic output, said first, second and third inputs being connected to said first, second and third stage outputs, respectively;
- a low pass filter having an input connected to the logic output of said NOR logic gate and an output;
- a first variable pulse width multivibrator means having an input connected to the output of said low pass filter and an output, said multivibrator means producing a pulse at an output terminal thereof proportional in width to the magnitude of the output of said low pass filter; and
- a first bilateral switch connected to the third output of said shift register and to the second terminal of said resistor and having a control terminal connected to the output terminal of said first variable pulse width multivibrator means;
- means receiving as first and second clock inputs said first input clock signal and an output clock signal for storing said digital output data at a first rate determined by said clock signal to form stored digital data and for outputting said stored digital data at a second rate determined by said output clock signal;
- a flip-flop having a data input, a clock input terminal and a Q output, connected for receiving at said data input the stored digital data outputted by said storing means and for receiving said output clock signal at said clock input terminal;
- integrator means having an input for integrating a signal presented to said input to provide a signal comprising the output of said audio frequency processing circuit;
- second variable pulse width multivibrator means receiving the output of said low pass filter as an input and for providing an output pulse at an output terminal thereof having a width proportional to the magnitude of the output of said low pass filter;
- a second bilateral switch connected to said Q output and to the input of said integrator means and having a control terminal connected to the output terminal of said second variable pulse width multivibrator means;
- clock means for generating said input clock signal and said output clock signal, said clock means comprising:
- a potentiometer having first and second opposite terminals and a center wiper terminal;
- first and second one-pin Schmitt RC oscillators, each respective oscillator pin being driven by a respective opposite terminal of said potentiometer, with the center wiper terminal of said potentiometer being connected to a reference voltage;
- said clock means supplying said input clock signal to the clock input of said shift register and to said storing means and supplying said output clock signal to said storing means and to the clock input terminal of said flip flop.
- 6. An audio frequency signal processing circuit, adapted for frequency multiplication of audio frequency signals, comprising:
- a passive integrator circuit means having an input for integrating a signal supplied to said input to generate a reference signal;
- first comparator means having first and second inputs and having an output for receiving an audio frequency signal at said first input and said reference signal at said second input and for comparing said analog audio signal to said reference signal and generating a binary output in response to said comparison;
- means responsive to an input clock signal for sampling said binary output to produce a plurality of successive binary sample outputs and for storing and shifting said plurality of successive binary sample outputs;
- logic means for receiving said successive binary sample outputs from said sampling, storing and shifting means and responsive thereto to provide a logic output signal;
- filter means supplied with said logic output signal for providing a filtered output signal;
- first variable pulse width generator means receiving said filtered output signal as an input and for generating an output pulse having a width proportional to the level of said filtered output signal;
- first switch means for providing a connection between one of said binary sample outputs and the input of said passive integrator circuit means during the duration of the output pulse generated by said first variable pulse width generator means;
- means for storing said successive binary sample outputs at a first rate determined by said input clock signal to form stored binary data and for outputting said stored binary data at a second rate determined by an output clock signal;
- flip-flop means having a data input, a clock input and a Q output, for receiving at said data input the stored binary data outputted by said means for storing, for receiving said output clock signal at said clock input, and for providing output binary data at said Q output;
- integrator means having an input for integrating a signal presented to said input to provide a signal comprising the output of said audio frequency signal processing circuit;
- second variable pulse width generator means receiving said filtered output signal of said filter means as an input and for generating an output pulse having a width proportional to the level of said filtered output signal;
- second switch means for providing a connection between said Q output and the input of said integrator means during the duration of the output pulse generated by said second variable pulse width generator means; and
- clock means for generating said input clock signal and output clock signal, said clock means comprising:
- a potentiometer having first and second opposite terminals and a center wiper terminal;
- first and second one-pin Schmitt RC oscillators, each respective oscillator pin being driven by a respective opposite terminal of said potentiometer, with the center wiper terminal of said potentiometer being connected to a reference voltage;
- said clock means supplying said input clock signal to said sampling means and to said storing means and supplying said output clock signal to said storing means and to the clock input of said flip-flop means.
Parent Case Info
This is a continuation of application Ser. No. 399,690, filed July 19, 1982, now abandoned.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
Specifications Continuously Variable Slope Delta Modulator/Demodulator, Motorola MC3417. |
VSC: Variable Speech Control M8 Module. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
399690 |
Jul 1982 |
|