Claims
- 1. An audio/video system (100), comprising:
first means (50) for applying a first delay to a first digital signal; and second means (80) for applying a variable second delay to a second digital signal to time align the second digital signal relative to the first digital signal, wherein the second means (80) includes addressable memory means (84) for selectively storing the second digital signal and for outputting the second digital signal on a first-in, first-out basis to apply the variable second delay to the second digital signal.
- 2. The audio/video system (100) of claim 1, wherein the first digital signal comprises video data.
- 3. The audio/video system (100) of claim 1, wherein the second digital signal comprises audio data.
- 4. The audio/video system (100) of claim 1, wherein the second means (80) further includes address generation means (86) for controlling the variable second delay by setting an address counter limit for the addressable memory means (84).
- 5. The audio/video system (100) of claim 1, wherein the variable second delay is controlled based on a user delay selection.
- 6. The audio/video system (100) of claim 1, wherein the variable second delay is controlled based on an input source associated with the first and second digital signals.
- 7. The audio/video system (100) of claim 1, wherein the variable second delay is controlled based on a measured delay.
- 8. An audio/video system (100), comprising:
video circuitry (50) operative to apply a first delay to a digital video signal; and audio circuitry (80) operative to apply a variable second delay to a digital audio signal to time align the digital audio signal relative to the digital video signal, wherein the audio circuitry (80) includes an addressable memory (84) operative to selectively store the digital audio signal and output the digital audio signal on a first-in, first-out basis to apply the variable second delay to the digital audio signal.
- 9. The audio/video system (100) of claim 8, wherein the audio circuitry (80) further includes an address generator (86) operative to control the variable second delay by setting an address counter limit for the addressable memory (84).
- 10. The audio/video system (100) of claim 8, wherein the variable second delay is controlled based on a user delay selection.
- 11. The audio/video system (100) of claim 8, wherein the variable second delay is controlled based on an input source associated with the digital video signal and the digital audio signal.
- 12. The audio/video system (100) of claim 8, wherein the variable second delay is controlled based on a measured delay.
- 13. A method for synchronizing a first digital signal relative to a second digital signal, comprising steps of:
applying a first delay to the first digital signal; and applying a variable second delay to the second digital signal to synchronize the second digital signal relative to the first digital signal, wherein the variable second delay is applied to the second digital signal by steps comprising:
selectively storing the second digital signal within an addressable memory (84); and outputting the second digital signal from the addressable memory (84) on a first-in, first-out basis.
- 14. The method of claim 13, wherein the first digital signal comprises video data.
- 15. The method of claim 13, wherein the second digital signal comprises audio data.
- 16. The method of claim 13, further comprising a step of controlling the variable second delay by setting an address counter limit for the addressable memory (84).
- 17. The method of claim 13, wherein the variable second delay is controlled based on a user delay selection.
- 18. The method of claim 13, wherein the variable second delay is controlled based on an input source associated with the first and second digital signals.
- 19. The method of claim 13, wherein the variable second delay is controlled based on a measured delay.
Parent Case Info
[0001] This application claims priority to and all benefits accruing from a provisional application filed in the United States Patent and Trademark Office on Jan. 31, 2002, and there assigned Ser. No. 60/354,056.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60354056 |
Jan 2002 |
US |