Aditya, S., “Automatic architectural synthesis of VLIW and EPIC processors”, Nov. 11, 1999, IEEE, pp. 107-113.* |
Gorla, G., “Designing with intellectual property”, Apr. 8, 1999, IEEE, pp. 125-132.* |
Aditya et al., “Elcor's Machine Description System: Version 3.0,” HPL-98-128, Oct. 1998, pp. 1-75. |
Rau et al., “Machine-Description Driven Compilers for EPIC Processors,” HP Laboratories Technical Report, HPL-98-40, Sep. 1998, pp. 1-82. |
Kathail et al., “HPL PlayDoh Architecture Specification: Version 1.0,” HP Laboratories Technical Report, HPL-93-80, Feb. 1994, pp. 1-48. |
Rainer Leupers, Peter Marwedel, “Retargetable Generation of Code Selectors from HDL Processor Models,” IEEE, 1997, pp. 140-144. |
George Hadjiyiannis, Silvina Hanono, Srinivas Devadas, “ISDL: An Instruction Set Description Language for Retargetability,” ACM, 1997, pp. 299-302. |
Gyllenhaal et al., “HMDES Version 2.0 Specification,” Hewlett Packard Laboratories Technical Report IMPACT-96-3,. |
Hadjiyiannis et al., “Automatic Synthesis of Transport Triggered Processors”. |
Corporaal et al., “MOVE: A Framework for High-Performance Processor Design,” ACM, 1991, pp. 692-701. |
Corporaal et al., “Cosynthesis with the MOVE Framework”. |
Lanneer et al, “Chapter 5—Chess: Retargetable Code Generation for Embedded DSP Processors,” Code Generation for Embedded Processors, Kluwer Academic Publications, pp. 85-102. |
Fauth, “Chapter 8—Beyond Tool-Specific Machine Descriptions,” Code Generation for Embedded Processors, Kluwer Academic Publications, pp. 138-152. |
G. J. Chaitin, “Register Allocation & Spilling Via Graph Coloring,” ACM 1982, pp. 98-105. |
Fisher et al., “Custom-Fit Processors: Letting Applications Define Architectures,” 29th Annual Conference IEEE/ACM International Symposium on Microarchitecture, Dec. 2-4, 1996, Paris, France, pp. 324-336. |
Shackleford et al., “Satsuki: An Integrated Processor Synthesis and Compiler Generation System,” IEICE Special Issue on Synthesis and Verification of Hardware Design, 10-96. |
Application No. 09/378,596 For: Automatic Design of Processor Datapaths Applicants: Gupta et al. |
Application No. 09/378,601 For Programmatic Synthesis of a Machine Description for Retargeting A Compiler Applicants: Gupta. |
Application No. 09/378,293 For: Automatic Design of VLIW Instruction Formats Applicants: Gupta et al. |
Application No. 09/378,394 For Automatic Design of Processor Instruction Units Applicants: Gupta et al. |
Application No. 09/378,431 For: Function Unit Allocation in Processor Design Applicants: Schreiber. |
Application No. 09/378,295 For Interconnect Minimization in Processor Design Applicants: Robert S. Schreiber. |
Application No. 09/378,298 For: Programmatic Synthesis of Processor Element Arrays Applicants: Robert S. Schreiber et al. |
Application No. 09/378,290 For Automated Design of Processor Systems Using Feedback From Internal Measurements of Candidates Systems Applicants: Schlansker et al. |
Application No. 09/378,393 For: Programmatic Iteration Scheduling for Parallel Processors Applicants: Robert S. Schreiber et al. |
Application No. 09/378,397 For Programmatic Method for Reducing Cost of Control in Parallel Processors Applicants: Alain Darte et al. |