Yang et al. "Halo: An Efficient Global Placement Strategy for Stranded Cells," IEEE International Symposium on Circuits and Systems, p. 448-451, May 1990. |
Cheng and Ho "SEFOP: A Novel Approach to Data Path Module Placement," 1993 IEEE/ACM International Conference on Computer-Aided Design, p. 178-181, Nov. 1993. |
Mayrhofer and Lauther "Congestion-Driven Placement Using a New Multi-Partitioning Heuristic," 1990 International Conference on Computer-Aided Design, p. 332-335, Nov. 1990. |
Costa et al. "Automatic Generation of Symbolic Cells from a Net-list Description," Proceedings, CompEuro '89, VLSI and Computer Peripherals, VLSI and Microelectronic Applications in Intelligent Peripherals and their Interconnection Networks, p.5/35-5/5/3, May 1989. |
Wang and Chen "A Simultaneous Placement and Global Routing Algorithm for an FPGA with Hierarchical Interconnection Structure," 1996 IEEE International Symposium on Circuits and Systems, p. 659-662, May 1996. |
Hill "Alternative Strategies for Applying Min-Cut to VLSI Placement," Proceedings of the 1988 IEEE International Conference on Computer Design: VLSI in Computers and Processors, p. 440-444, Oct. 1998. |