Claims
- 1. An automatic clock signal phase adjusting circuit for use with a digital magnetic recording and reproducing apparatus adopting a partial response class IV coding method, said automatic clock signal phase adjusting circuit comprising:
- (a) pattern detecting means for detecting at least one of patterns "1, 0, -1" and "-1, 0, 1" from a reproduced signal;
- (b) level detecting means for detecting the levels of said reproduced signal in effect when said pattern detecting means detects 0's to produce an output signal corresponding to the detected levels;
- (c) holding means for holding a DC component included in said reproduced signal;
- (d) subtracting means for subtracting the DC component held by said holding means from the output signal of said level detecting means to produce a difference signal;
- (e) clock reproducing means for reproducing a clock signal from said reproduced signal; and
- (f) phase adjusting means for adjusting the phase of said clock signal reproduced by said clock reproducing means based on the difference signal.
- 2. An automatic clock signal phase adjusting circuit according to claim 1, wherein said level detecting means comprises integrating means for integrating said reproduced signal when said pattern detecting means detects 0's to produce said output signal.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-247120 |
Aug 1992 |
JPX |
|
5-029760 |
Jan 1993 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/107,074, filed Aug. 17, 1993.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
107074 |
Aug 1993 |
|