Claims
- 1. An automatic clock signal phase adjusting circuit for use with a digital magnetic recording and reproducing apparatus adopting a partial response class IV coding method, said automatic clock signal phase adjusting circuit comprising:
- pattern detecting means for simultaneously detecting patterns "1, 0, -1" and "-1, 0, 1" from a reproduced signal;
- level detecting means for detecting respective levels of said reproduced signal corresponding to the patterns "1, 0, 1" and "-1, 0, 1" in effect when said pattern detecting means detects 0's from the two patterns to produce respective first and second level signals;
- integrating means for integrating said respective first and second level signals;
- clock reproducing means for reproducing a clock signal from said reproduced signal; and
- phase adjusting means for adjusting the phase of said clock signal reproduced by said clock reproducing means by detecting equality of said respective integrated first and second level signals and adjusting the phase of said clock signal based on the detected equality of said respective integrated first and second level signals.
Priority Claims (2)
Number |
Date |
Country |
Kind |
04-247120 |
Aug 1992 |
JPX |
|
05-029760 |
Jan 1993 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/107,074, now abandoned filed on Aug. 17, 1993.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3864529 |
Tracey et al. |
Feb 1975 |
|
5615059 |
Seki et al. |
Mar 1997 |
|
5615060 |
Seki et al. |
Mar 1997 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
584727 |
Feb 1994 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
107074 |
Aug 1993 |
|