Claims
- 1. A method of tracking and correcting an offset voltage in an analog-to-digital conversion system, comprising the steps of:
- sensing an offset voltage present on a node in an analog-to-digital conversion system;
- setting a charge sign and an amount of charge to provide to the node;
- reducing the offset voltage by injecting the amount of charge onto the node when the charge sign is positive and by pulling the amount of charge from the node when the charge sign is negative; and
- repeating the steps of sensing, setting and reducing after each conversion and before a next conversion.
- 2. The method of claim 1, wherein the step of sensing an offset voltage further comprises sensing a sign of the offset voltage, and wherein the step of setting is responsive to the sign of the offset voltage.
- 3. The method of claim 1, further comprising the step of:
- providing a sampling network comprising a plurality of capacitors; and
- connecting a first node of each capacitor to a common node, wherein the step of sensing an offset voltage comprises sensing an offset voltage on the common node.
- 4. The method of claim 1, wherein the steps of sensing, setting and reducing are accomplished in two clock cycles.
- 5. A method of tracking and correcting an offset voltage in an analog-to-digital conversion system, comprising the steps of:
- sensing an offset voltage and a sign of the offset voltage present on a node in an analog-to-digital conversion system;
- setting a charge sign and an amount of charge to provide to the node including the step of updating a count in an counter by incrementing the count when the sign of the offset voltage is positive and decrementing the count when the sign of the offset voltage is negative, wherein a most significant bit of the count represents the charge sign and a plurality of remaining bits of the count represents the amount of charge;
- reducing the offset voltage by injecting the amount of charge onto the node when the charge sign is positive and by pulling the amount of charge from the node when the charge sign is negative; and
- repeating the steps of sensing, setting and reducing after each conversion and before a next conversion.
Parent Case Info
This is a division of application Ser. No. 08/177,830 filed Jan. 5, 1994, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4799042 |
Confalonieri et al. |
Jan 1989 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
177830 |
Jan 1994 |
|