Average power tracking power management circuit

Information

  • Patent Grant
  • 12301184
  • Patent Number
    12,301,184
  • Date Filed
    Tuesday, May 30, 2023
    a year ago
  • Date Issued
    Tuesday, May 13, 2025
    9 days ago
Abstract
An average power tracking (APT) power management circuit is provided. The APT power management circuit is configured to generate a first APT voltage(s) for a first power amplifier(s) and a second APT voltage(s) for a second power amplifier(s). The APT power management circuit further includes a pair of switcher circuits that can generate a pair of reference voltages. Depending on various operating scenarios of the APT power management circuit, it is possible to selectively output any of the reference voltages as any one or more of the first APT voltage(s) and the second APT voltage(s). As such, it is possible to flexibly configure the APT power management circuit to support the various operating scenarios based on a minimum possible number of the switcher circuits, thus helping to reduce footprint and cost of the APT power management circuit.
Description
FIELD OF THE DISCLOSURE

The technology of the disclosure relates generally to an average power tracking (APT) power management circuit.


BACKGROUND

Fifth-generation (5G) new radio (NR) (5G-NR) have been widely regarded as the next generation of wireless communication technology beyond the current third-generation (3G) and fourth-generation (4G) technologies. In this regard, a wireless communication device capable of supporting the 5G-NR wireless communication technology is expected to achieve higher data rate, improved coverage range, enhanced signaling efficiency, and reduced latency across a wide range of radio frequency (RF) bands, which include a low-band (below 1 GHz), a mid-band (1 GHz to 6 GHz), and a high-band (above 24 GHz). Moreover, the wireless communication device may still support the legacy 3G and 4G technologies for backward compatibility.


In addition, the wireless communication device is required to support local area networking technologies, such as Wi-Fi, in both 2.4 GHz and 5 GHz bands. The latest 802.11ax standard has introduced a dynamic power control feature to allow the wireless communication device to transmit a Wi-Fi signal with a maximum power ranging from −10 dBm to 23 dBm. Accordingly, a Wi-Fi power amplifier(s) in the wireless communication device must be able to adapt the power level of the Wi-Fi signal on a per-frame basis. As a result, a power management integrated circuit (PMIC) must be able to adapt an average power tracking (APT) voltage supplied to the Wi-Fi power amplifier(s) within Wi-Fi inter-frame spacing (IFS) to help maintain linearity and efficiency of the Wi-Fi power amplifier(s).


Notably, the Wi-Fi IFS may only last sixteen microseconds (16 μs). Depending on specific configurations of the Wi-Fi system, such as bandwidth mode, trigger frame format, modulation and coding scheme (MCS), and delays associated with Wi-Fi physical layer (PHY) and communication buses, the actual temporal limit for the PMIC to adapt the APT voltage(s) may be as short as one-half of a microsecond (0.5 μs). In this regard, it is desirable for the PMIC to adapt the APT voltage(s) from one level to another within a predetermined temporal limit (e.g., 0.5 μs).


SUMMARY

Embodiments of the disclosure relate to an average power tracking (APT) power management circuit. The APT power management circuit is configured to generate a first APT voltage(s) for a first power amplifier(s) and a second APT voltage(s) for a second power amplifier(s). The APT power management circuit further includes a pair of switcher circuits that can generate a pair of reference voltages. Depending on various operating scenarios of the APT power management circuit, it is possible to selectively output any of the reference voltages as any one or more of the first APT voltage(s) and the second APT voltage(s). As such, it is possible to flexibly configure the APT power management circuit to support the various operating scenarios based on a minimum possible number of the switcher circuits, thus helping to reduce footprint and cost of the APT power management circuit.


In one aspect, an APT power management circuit is provided. The APT power management circuit includes a first switcher circuit configured to generate a first reference voltage and induce a first low-frequency current at a first reference node. The APT power management circuit also includes a second switcher circuit configured to generate a second reference voltage and induce a second low-frequency current at a second reference node. The APT power management circuit also includes a number of first hybrid circuits each coupled between the first reference node and a respective one of a number of first voltage outputs to output a respective one of a number of first APT voltages. The APT power management circuit also includes a number of second hybrid circuits each coupled between the second reference node and a respective one of a number of second voltage outputs to output a respective one of a number of second APT voltages. The APT power management circuit also includes a control circuit. The control circuit is configured to cause at least one of the plurality of first voltage outputs to output the first reference voltage as the respective one of the plurality of first APT voltages. The control circuit is also configured to cause at least one of the plurality of second voltage outputs to output the second reference voltage as the respective one of the plurality of second APT voltages.


In another aspect, an APT apparatus is provided. The APT apparatus includes an APT power management circuit. The APT power management circuit includes a first switcher circuit configured to generate a first reference voltage and induce a first low-frequency current at a first reference node. The APT power management circuit also includes a second switcher circuit configured to generate a second reference voltage and induce a second low-frequency current at a second reference node. The APT power management circuit also includes a number of first hybrid circuits each coupled between the first reference node and a respective one of a number of first voltage outputs to output a respective one of a number of first APT voltages.


The APT power management circuit also includes a number of second hybrid circuits each coupled between the second reference node and a respective one of a number of second voltage outputs to output a respective one of a number of second APT voltages. The APT power management circuit also includes a control circuit. The control circuit is configured to cause at least one of the plurality of first voltage outputs to output the first reference voltage as the respective one of the plurality of first APT voltages. The control circuit is also configured to cause at least one of the plurality of second voltage outputs to output the second reference voltage as the respective one of the plurality of second APT voltages.


Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.





BRIEF DESCRIPTION OF THE DRAWING FIGURES

The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIG. 1 is a schematic diagram of an exemplary average power tracking (APT) power management circuit configured according to an embodiment of the present disclosure; and



FIG. 2 is a schematic diagram of an exemplary APT power management circuit configured according to another embodiment of the present disclosure.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.


It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.


Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.


Embodiments of the disclosure relate to an average power tracking (APT) power management circuit. The APT power management circuit is configured to generate a first APT voltage(s) for a first power amplifier(s) and a second APT voltage(s) for a second power amplifier(s). The APT power management circuit further includes a pair of switcher circuits that can generate a pair of reference voltages. Depending on various operating scenarios of the APT power management circuit, it is possible to selectively output any of the reference voltages as any one or more of the first APT voltage(s) and the second APT voltage(s). As such, it is possible to flexibly configure the APT power management circuit to support the various operating scenarios based on a minimum possible number of the switcher circuits, thus helping to reduce footprint and cost of the APT power management circuit.


In this regard, FIG. 1 is a schematic diagram of an exemplary APT power management circuit 10 configured according to an embodiment of the present disclosure to adapt one or more of a pair of first APT voltages VCCA, VCCB and a pair of second APT voltages VCCC, VCCD from one level to another within a predetermined temporal limit.


The APT power management circuit 10 includes a first switcher circuit 12A and a second switcher circuit 12B. Notably, the first switcher circuit 12A and the second switcher circuit 12B are merely non-limiting examples. It should be appreciated that the APT power management circuit 10 can be configured to include additional switcher circuits, if desired.


The first switcher circuit 12A is coupled to a first reference node 14A and configured to generate a first reference voltage VREFA (e.g., a constant voltage) and induce a first low-frequency current IREFA (e.g., a direct current) at the first reference node 14A. In a non-limiting example, the first switcher circuit 12A includes a first multi-level charge pump 16A (denoted as MCP) and a first power inductor 18A. The first multi-level charge pump 16A is configured to generate the first reference voltage VREFA at multiple levels based on a battery voltage VBAT. For example, the first multi-level charge pump 16A can operate in a buck mode to generate the first reference voltage VREFA at or below the battery voltage VBAT, or to operate in a boost mode to generate the first reference voltage VREFA above the battery voltage VBAT. The first power inductor 18A is coupled between the first multi-level charge pump 16A and the first reference node 14A. The first power inductor 18A is configured to induce the first low-frequency current IREFA based on the first reference voltage VREFA.


The second switcher circuit 12B is coupled to a second reference node 14B and configured to generate a second reference voltage VREFB (e.g., a constant voltage) and induce a second low-frequency current IREFB (e.g., a direct current) at the second reference node 14B. In a non-limiting example, the second switcher circuit 12B includes a second multi-level charge pump 16B (denoted as MCP) and a second power inductor 18B. The second multi-level charge pump 16B is configured to generate the second reference voltage VREFB at multiple levels based on the battery voltage VBAT. For example, the second multi-level charge pump 16B can operate in the buck mode to generate the second reference voltage VREFB at or below the battery voltage VBAT, or to operate in the boost mode to generate the second reference voltage VREFB above the battery voltage VBAT. The second power inductor 18B is coupled between the second multi-level charge pump 16B and the second reference node 14B. The second power inductor 18B is configured to induce the second low-frequency current IREFB based on the second reference voltage VREFB.


The APT power management circuit 10 includes a pair of first voltage outputs 20A, 20B and a pair of second voltage outputs 20C, 20D. The first voltage outputs 20A, 20B are configured to output the first APT voltages VCCA, VCCB, respectively. The second voltage outputs 20C, 20D are configured to output the second APT voltages VCCC, VCCD, respectively. It should be appreciated that the APT power management circuit 10 can include additional voltage outputs for outputting additional APT voltages, if desired.


The APT power management circuit 10 includes a control circuit 22, which can be a field-programmable gate array (FPGA), as an example. The control circuit 22 is configured to receive a pair of first APT target voltages VTGTA, VTGTB corresponding to the first APT voltages VCCA, VCCB, respectively. The control circuit 22 is configured to receive a pair of second APT target voltages VTGTC, VTGTD corresponding to the second APT voltages VCCC, VCCD, respectively. As discussed below, the control circuit 22 can selectively couple any of the first reference voltage VREFA and the second reference voltage VREFB to any one or more of the first voltage outputs 20A, 20B and the second voltage outputs 20C, 20D based on the first APT target voltages VTGTA, VTGTB and/or the second APT voltages VCCC, VCCD. As such, the APT power management circuit 10 can generate the first APT voltages VCCA, VCCB and the second APT voltages VCCC, VCCD in various operating scenarios based on the first switcher circuit 12A and the second switcher circuit 12B. As a result, it is possible to reduce footprint and cost of the APT power management circuit 10.


The APT power management circuit 10 can be configured to include a pair of first hybrid circuits 24A, 24B and a pair of second hybrid circuits 24C, 24D. The first hybrid circuits 24A, 24B are coupled between the first reference node 14A and the first voltage outputs 20A, 20B, respectively. The second hybrid circuits 24C, 24D are coupled between the second reference node 14B and the second voltage outputs 20C, 20D, respectively. Understandably, the APT power management circuit 10 can include additional hybrid circuits if additional voltage outputs are added to the APT power management circuit 10.


In a non-limiting example, each of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D can include a transistor(s) that can be controlled via a respective bias voltage. As such, each of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D can operate in a switch mode or in a regulator mode. When operating in the switch mode, each of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D functions as a switch to couple a respective one of the first reference voltage VREFA and the second reference voltage VREFB and/or a respective one of the first low-frequency current IREFA and the second low-frequency current IREFB directly to a respective one of the first voltage outputs 20A, 20B and the second voltage outputs 20C, 20D. When operating in the regulator mode, each of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D functions as a low dropout (LDO) regulator to regulate (e.g., reduce) a respective one of the first reference voltage VREFA and the second reference voltage VREFB and/or a respective one of the first low-frequency current IREFA and the second low-frequency current IREFB at a respective one of the first voltage outputs 20A, 20B and the second voltage outputs 20C, 20D. The control circuit 22 may cause each of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D to operate in the switch mode or the regulator mode via a respective one of a pair of first control signals 26A, 26B and a pair of second control signals 26C, 26D.


The control circuit 22 may be configured to cause at least one of the first hybrid circuits 24A, 24B and at least one of the second hybrid circuits 24C, 24D to operate in the switch mode. Accordingly, the control circuit 22 can cause at least one of the first voltage outputs 20A, 20B to output the first reference voltage VREFA as a respective one of the first APT voltages VCCA, VCCB. Likewise, the control circuit 22 can also cause at least one of the second voltage outputs 20C, 20D to output the second reference voltage VREFB as a respective one of the second APT voltages VCCC, VCCD.


In one example, the control circuit 22 determine that a first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB is higher than a second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB (VTGTA>VTGTB). In this regard, the control circuit 22 controls the first switcher circuit 12A to generate the first reference voltage VREFA based on the first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB.


Accordingly, the control circuit 22 determines a first one (e.g., 24A) of the first hybrid circuits 24A, 24B coupled to a first one (e.g., 20A) of the first voltage outputs 20A, 20B that outputs a first one (e.g., VCCA) of the first APT voltages VCCA, VCCB corresponding to the first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB. The control circuit 22 then controls the first one (e.g., 24A) of the first hybrid circuits 24A, 24B to operate in the switch mode to output the first reference voltage VREFA at the first one (e.g., 20A) of the first voltage outputs 20A, 20B.


Since the first reference voltage VREFA is generated based on the higher one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB, the first reference voltage VREFA may be too high for generating a second one (e.g., VCCB) of the first APT voltages VCCA, VCCB. In this regard, the control circuit 22 further determines the second one (e.g., 24B) of the first hybrid circuits 24A, 24B coupled to a second one (e.g., 20B) of the first voltage outputs 20A, 20B that outputs the second one (e.g., VCCB) of the first APT voltages VCCA, VCCB corresponding to the second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB. Accordingly, the control circuit 22 controls the second one (e.g., 24B) of the first hybrid circuits 24A, 24B to operate in the regulator mode to regulate (e.g., reduce) the first reference voltage VREFA and/or the first low-frequency current IREFA at the second one (e.g., 20B) of the first voltage outputs 20A, 20B.


In another example, the control circuit 22 determine that a first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB is equal to a second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB (VTGTA=VTGTB). In this regard, the control circuit 22 controls the first switcher circuit 12A to generate the first reference voltage VREFA based on any one of the first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB and the second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB. Accordingly, the control circuit 22 configures the first hybrid circuits 24A, 24B to both operate in the switch mode to output the first reference voltage VREFA to the first voltage outputs 20A, 20B, respectively.


In another example, the control circuit 22 determine that a first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD is higher than a second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD (VTGTC>VTGTD). In this regard, the control circuit 22 controls the second switcher circuit 12B to generate the second reference voltage VREFB based on the first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD.


Accordingly, the control circuit 22 determines a first one (e.g., 24C) of the second hybrid circuits 24C, 24D coupled to a first one (e.g., 20C) of the second voltage outputs 20C, 20D that outputs a first one (e.g., VCCC) of the second APT voltages VCCC, VCCD corresponding to the first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD. The control circuit 22 then controls the first one (e.g., 24C) of the second hybrid circuits 24C, 24D to operate in the switch mode to output the second reference voltage VREFB at the first one (e.g., 20C) of the second voltage outputs 20C, 20D.


Since the second reference voltage VREFB is generated based on the higher one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD, the second reference voltage VREFB may be too high for generating a second one (e.g., VCCD) of the second APT voltages VCCC, VCCD. In this regard, the control circuit 22 further determines a second one (e.g., 24D) of the second hybrid circuits 24C, 24D coupled to a second one (e.g., 20D) of the second voltage outputs 20C, 20D that outputs the second one (e.g., VCCD) of the second APT voltages VCCC, VCCD corresponding to the second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD. Accordingly, the control circuit 22 controls the second one (e.g., 24D) of the second hybrid circuits 24C, 24D to operate in the regulator mode to regulate (e.g., reduce) the second reference voltage VREFB and/or the second low-frequency current IREFB at the second one (e.g., 20D) of the second voltage outputs 20C, 20D.


In another example, the control circuit 22 determine that a first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD is equal to a second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD (VTGTC=VTGTD). In this regard, the control circuit 22 controls the second switcher circuit 12B to generate the second reference voltage VREFB based on any one of the first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD and the second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD. Accordingly, the control circuit 22 configures the second hybrid circuits 24C, 24D to both operate in the switch mode to output the second reference voltage VREFB to the second voltage outputs 20C, 20D, respectively.


The APT power management circuit 10 can be provided in an APT apparatus 28 that further includes a pair of first power amplifiers 30A, 30B and a pair of second power amplifiers 30C, 30D. The first power amplifiers 30A, 30B are coupled to the first voltage outputs 20A, 20B, respectively. Accordingly, first power amplifiers 30A, 30B are configured to amplify a pair of first radio frequency (RF) signals 32A, 32B based on the first APT voltages VCCA, VCCB, respectively. In a non-limiting example, the first RF signals 32A, 32B can be Wi-Fi signals to be transmitted in a 2.4 GHz band. The first RF signals 32A, 32B can be identical or different.


The second power amplifiers 30C, 30D are coupled to the second voltage outputs 20C, 20D, respectively. Accordingly, second power amplifiers 30C, 30D are configured to amplify a pair of second RF signals 32C, 32D based on the second APT voltages VCCC, VCCD, respectively. In a non-limiting example, the second RF signals 32C, 32D can be Wi-Fi signals to be transmitted in a 5 GHz band. The second RF signals 32C, 32D can be identical or different.


Notably, in the APT power management circuit 10, the first reference voltage VREFA can only be provided to one or more of the first voltage outputs 20A, 20B and the second reference voltage VREFB can only be provided to one or more of the second voltage outputs 20C, 20D. In certain operating scenarios, such configuration may cause some of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D to operate at suboptimal efficiency.


For example, if the first APT target voltages VTGTA, VTGTB and the second APT target voltages VTGTC, VTGTD are set at 5 V, 2 V, 2.5 V, and 1 V, respectively, then the control circuit 22 will set the first reference voltage VREFA and the second reference voltage VREFB at 5 V (=VTGTA) and 2.5 V (=VTGTC), respectively. Accordingly, the first hybrid circuit 24A will operate in the switch mode to provide the first reference voltage VREFA to the first voltage output 20A as the first APT voltage VCCA. In contrast, the first hybrid circuit 24B needs to operate in the regulator mode to reduce the first reference voltage VREFA from 5 V to 2 V (60% reduction) to thereby generate the first APT voltage VCCB. However, if the first hybrid circuit 24B can instead generate the first APT voltage VCCB based on the second reference voltage VREFB, then the first hybrid circuit 24B only needs to reduce the second reference voltage VREFB from 2.5 V to 2 V (20% reduction) to thereby generate the first APT voltage VCCB. As a result, the first hybrid circuit 24B can operate with higher efficiency based on the second reference voltage VREFB. Hence, it is desirable to flexibly provide any of the first reference voltage VREFA and the second reference voltage VREFB to any of the first voltage outputs 20A, 20B and the second voltage outputs 20C, 20D.


In this regard, FIG. 2 is a schematic diagram of an exemplary APT power management circuit 34 configured according to another embodiment of the present disclosure. Common elements between FIGS. 1 and 2 are shown therein with common element numbers and will not be re-described herein.


The APT power management circuit 34 further includes a coupling circuit 36, which is coupled between the first reference node 14A and the second reference node 14B. As such, the coupling circuit 36 can receive both the first reference voltage VREFA and the second reference voltage VREFB. Accordingly, the control circuit 22 can selectively couple the first reference voltage VREFA to one or more of the second hybrid circuits 24C, 24D and/or selectively couple the second reference voltage VREFB to one or more of the first hybrid circuits 24A, 24B. In a non-limiting example, the control circuit 22 can control the coupling circuit 36 via a coupling control signal 38.


When operating in the regulator mode, each of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D may suffer an efficiency loss that can be approximated by an equation (Eq. 1) below.

Efficiency Loss=(VREF−VCCX)*VCCX/RLOADX  (Eq. 1)


In the equation (Eq. 1), VREF represents any one of the first reference voltage VREFA and the second reference voltage VREFB. VCCX represents any of the first APT voltages VCCA, VCCB and the second APT voltages VCCC, VCCD. RLOADX represents a load impedance seen at any of the first voltage outputs 20A, 20B and the second voltage outputs 20C, 20D. In this regard, for a constant VCCX/RLOADX, the smaller a difference between VREF−VCCX, the lower the efficiency loss may be. As discussed in the operating examples below, the control circuit 22 can selectively couple any one of the first reference voltage VREFA and the second reference voltage VREFB to any of the first hybrid circuits 24A, 24B and the second hybrid circuits 24C, 24D to help reduce efficiency loss in the regulator mode.


In one example, the control circuit 22 can determine that a first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB is higher than a second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB. Accordingly, the control circuit 22 configures the first switcher circuit 12A to generate the first reference voltage VREFA to be greater than or equal to the first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB. In the meantime, the control circuit 22 may determine that the second reference voltage VREFB is lower than the first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB, but is higher than the second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB (VTGTA>VREFB>VTGTB). Accordingly, the control circuit 22 can control the coupling circuit 36 to couple the second reference voltage VREFB to the second one (e.g., 24B) of the first hybrid circuits 24A, 24B. Since the second reference voltage VREFB is higher than the second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB, the control circuit 22 configures the second one (e.g., 24B) of the first hybrid circuits 24A, 24B to operate in the regulator mode to regulate the second reference voltage VREFB.


In another example, the control circuit 22 can determine that a first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB is higher than a second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB. Accordingly, the control circuit 22 configures the first switcher circuit 12A to generate the first reference voltage VREFA to be greater than or equal to the first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB. In the meantime, the control circuit 22 may determine that the second reference voltage VREFB is lower than the first one (e.g., VTGTA) of the first APT target voltages VTGTA, VTGTB, but is equal to the second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB (VTGTA>VREFB=VTGTB). Accordingly, the control circuit 22 can control the coupling circuit 36 to couple the second reference voltage VREFB to the second one (e.g., 24B) of the first hybrid circuits 24A, 24B. Since the second reference voltage VREFB is equal to the second one (e.g., VTGTB) of the first APT target voltages VTGTA, VTGTB, the control circuit 22 configures the second one (e.g., 24B) of the first hybrid circuits 24A, 24B to operate in the switch mode to output the second reference voltage VREFB.


In another example, the control circuit 22 can determine that a first one (e.g., VTGTC) of second first APT target voltages VTGTC, VTGTD is higher than a second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD. Accordingly, the control circuit 22 configures the second switcher circuit 12B to generate the second reference voltage VREFB to be greater than or equal to the first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD. In the meantime, the control circuit 22 may determine that the first reference voltage VREFC is lower than the first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD, but is higher than the second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD (VTGTB>VREFA>VTGTD). Accordingly, the control circuit 22 can control the coupling circuit 36 to couple the first reference voltage VREFA to the second one (e.g., 24D) of the second hybrid circuits 24C, 24D. Since the first reference voltage VREFA is higher than the second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD, the control circuit 22 configures the second one (e.g., 24D) of the second hybrid circuits 24C, 24D to operate in the regulator mode to regulate the first reference voltage VREFA.


In another example, the control circuit 22 can determine that a first one (e.g., VTGTC) of second first APT target voltages VTGTC, VTGTD is higher than a second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD. Accordingly, the control circuit 22 configures the second switcher circuit 12B to generate the second reference voltage VREFB to be greater than or equal to the first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD. In the meantime, the control circuit 22 may determine that the first reference voltage VREFC is lower than the first one (e.g., VTGTC) of the second APT target voltages VTGTC, VTGTD, but is equal to the second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD (VTGTB>VREFA=VTGTD). Accordingly, the control circuit 22 can control the coupling circuit 36 to couple the first reference voltage VREFA to the second one (e.g., 24D) of the second hybrid circuits 24C, 24D. Since the first reference voltage VREFA is equal to the second one (e.g., VTGTD) of the second APT target voltages VTGTC, VTGTD, the control circuit 22 configures the second one (e.g., 24D) of the second hybrid circuits 24C, 24D to operate in the switch mode to output the first reference voltage VREFA.


Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. An average power tracking (APT) power management circuit comprising: a first number of switcher circuits each configured to generate a respective one of a first number of reference voltages;a second number of hybrid circuits each configured to generate a respective one of a second number of APT voltages based on any one of the first number of reference voltages, wherein the second number of hybrid circuits is more than the first number of switcher circuits; anda control circuit configured to provide each of the first number of reference voltages to at least one of the second number of hybrid circuits; wherein each of the second number of hybrid circuits is further configured to: operate in a switch mode to generate the respective one of the second number of APT voltages that equals a respective one of the first number of reference voltages; and operate in a regulator mode to generate the respective one of the second number of APT voltages lower than the respective one of the first number of reference voltages.
  • 2. The APT power management circuit of claim 1, wherein: the first number of switcher circuits comprises: a first switcher circuit configured to generate a first reference voltage among the first number of reference voltages at a first reference node; anda second switcher circuit configured to generate a second reference voltage among the first number of reference voltages at a second reference node;the second number of hybrid circuits comprises: a plurality of first hybrid circuits each coupled between the first reference node and a respective one of a plurality of first voltage outputs to output a respective one of a plurality of first APT voltages among the second number of APT voltages; anda plurality of second hybrid circuits each coupled between the second reference node and a respective one of a plurality of second voltage outputs to output a respective one of a plurality of second APT voltages among the second number of APT voltages; andthe control circuit is further configured to: cause at least one of the plurality of first voltage outputs to output the first reference voltage as the respective one of the plurality of first APT voltages; andcause at least one of the plurality of second voltage outputs to output the second reference voltage as the respective one of the plurality of second APT voltages.
  • 3. The APT power management circuit of claim 2, wherein the control circuit is further configured to: receive a plurality of first APT target voltages corresponding to the plurality of first APT voltages, respectively;determine that a first one of the plurality of first APT target voltages is higher than a second one of the plurality of first APT target voltages;determine a first one of the plurality of first hybrid circuits coupled to a first one of the plurality of first voltage outputs that outputs a first one of the plurality of first APT voltages corresponding to the first one of the plurality of first APT target voltages; andcontrol the first one of the plurality of first hybrid circuits to operate in the switch mode to output the first reference voltage at the first one of the plurality of first voltage outputs.
  • 4. The APT power management circuit of claim 3, wherein the control circuit is further configured to: determine a second one of the plurality of first hybrid circuits coupled to a second one of the plurality of first voltage outputs that outputs a second one of the plurality of first APT voltages corresponding to the second one of the plurality of first APT target voltages; andcontrol the second one of the plurality of first hybrid circuits to operate in the regulator mode to regulate the first reference voltage at the second one of the plurality of first voltage outputs.
  • 5. The APT power management circuit of claim 2, wherein the control circuit is further configured to: receive a plurality of second APT target voltages corresponding to the plurality of second APT voltages, respectively;determine that a first one of the plurality of second APT target voltages is higher than a second one of the plurality of second APT target voltages;determine a first one of the plurality of second hybrid circuits coupled to a first one of the plurality of second voltage outputs that outputs a first one of the plurality of second APT voltages corresponding to the first one of the plurality of second APT voltages; andcontrol the first one of the plurality of second hybrid circuits to operate in the switch mode to output the first reference voltage at the first one of the plurality of second voltage outputs.
  • 6. The APT power management circuit of claim 5, wherein the control circuit is further configured to: determine a second one of the plurality of second hybrid circuits coupled to a second one of the plurality of second voltage outputs that outputs a second one of the plurality of second APT voltages corresponding to the second one of the plurality of second APT voltages; andcontrol the second one of the plurality of second hybrid circuits to operate in the regulator mode to regulate the first reference voltage at the second one of the plurality of second voltage outputs.
  • 7. An average power tracking (APT) apparatus comprising: an APT power management circuit comprising: a first number of switcher circuits each configured to generate a respective one of a first number of reference voltages;a second number of hybrid circuits each configured to generate a respective one of a second number of APT voltages based on any one of the first number of reference voltages, wherein the second number of hybrid circuits is more than the first number of switcher circuits; anda control circuit configured to provide each of the first number of reference voltages to at least one of the second number of hybrid circuits; wherein each of the second number of hybrid circuits is further configured to: operate in a switch mode to generate the respective one of the second number of APT voltages that equals a respective one of the first number of reference voltages; and operate in a regulator mode to generate the respective one of the second number of APT voltages lower than the respective one of the first number of reference voltages.
  • 8. The APT apparatus of claim 7, wherein: the first number of switcher circuits comprises: a first switcher circuit configured to generate a first reference voltage among the first number of reference voltages at a first reference node; anda second switcher circuit configured to generate a second reference voltage among the first number of reference voltages at a second reference node;the second number of hybrid circuits comprises: a plurality of first hybrid circuits each coupled between the first reference node and a respective one of a plurality of first voltage outputs to output a respective one of a plurality of first APT voltages among the second number of APT voltages; anda plurality of second hybrid circuits each coupled between the second reference node and a respective one of a plurality of second voltage outputs to output a respective one of a plurality of second APT voltages among the second number of APT voltages; andthe control circuit is further configured to: cause at least one of the plurality of first voltage outputs to output the first reference voltage as the respective one of the plurality of first APT voltages; andcause at least one of the plurality of second voltage outputs to output the second reference voltage as the respective one of the plurality of second APT voltages.
  • 9. The APT apparatus of claim 8 further comprising: a plurality of first power amplifiers each coupled to a respective one of the plurality of first voltage outputs and configured to amplify a respective one of a plurality of first radio frequency (RF) signals based on a respective one of the plurality of first APT voltages; and a plurality of second power amplifiers each coupled to a respective one of the plurality of second voltage outputs and configured to amplify a respective one of a plurality of second RF signals based on a respective one of the plurality of second APT voltages.
  • 10. The APT apparatus of claim 8 wherein the APT power management circuit further comprises a coupling circuit coupled between the first reference node and the second reference node, wherein the control circuit is further configured to: selectively couple the first reference voltage to one or more of the plurality of second hybrid circuits; andselectively couple the second reference voltage to one or more of the plurality of first hybrid circuits.
RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 17/217,594, filed Mar. 30, 2021, now U.S. Pat. No. 11,736,076, which claims the benefit of provisional patent application Ser. No. 63/037,282, filed Jun. 10, 2020, the disclosures of which are hereby incorporated herein by reference in their entireties.

US Referenced Citations (132)
Number Name Date Kind
5982233 Hellmark et al. Nov 1999 A
7859338 Bajdechi et al. Dec 2010 B2
8159309 Khlat et al. Apr 2012 B1
8718188 Balteanu et al. May 2014 B2
8912769 Lin et al. Dec 2014 B2
9020453 Briffa et al. Apr 2015 B2
9069365 Brown et al. Jun 2015 B2
9148090 Tsuji Sep 2015 B2
9172331 Nagasaku et al. Oct 2015 B2
9231527 Hur et al. Jan 2016 B2
9252724 Wimpenny Feb 2016 B2
9350299 Tsuji May 2016 B2
9356512 Chowdhury et al. May 2016 B2
9356760 Larsson et al. May 2016 B2
9391567 Kacman Jul 2016 B2
9407476 Lim et al. Aug 2016 B2
9496828 Ye Nov 2016 B2
9560595 Dakshinamurthy et al. Jan 2017 B2
9590563 Wimpenny Mar 2017 B2
9614477 Rozenblit et al. Apr 2017 B1
9634560 Ek Apr 2017 B2
9755677 Talty et al. Sep 2017 B2
9991913 Dinur et al. Jun 2018 B1
10097145 Khlat et al. Oct 2018 B1
10103926 Khlat Oct 2018 B1
10142074 Wang et al. Nov 2018 B2
10243524 Orr Mar 2019 B2
10326408 Khlat et al. Jun 2019 B2
10476437 Nag et al. Nov 2019 B2
10778094 de Cremoux Sep 2020 B2
10862428 Henzler et al. Dec 2020 B2
10998859 Khlat May 2021 B2
11018627 Khlat May 2021 B2
11018638 Khlat et al. May 2021 B2
11088660 Lin et al. Aug 2021 B2
11223323 Drogi et al. Jan 2022 B2
11223325 Drogi et al. Jan 2022 B2
11349513 Stockert May 2022 B2
11387789 Khlat et al. Jul 2022 B2
11424719 Khlat Aug 2022 B2
11539330 Khlat Dec 2022 B2
11569783 Nomiyama et al. Jan 2023 B2
11588449 Khlat et al. Feb 2023 B2
11665654 Park et al. May 2023 B2
11716057 Khlat Aug 2023 B2
11728774 Khlat Aug 2023 B2
11757414 Drogi et al. Sep 2023 B2
11894767 Khlat et al. Feb 2024 B2
11909385 Khlat Feb 2024 B2
11973469 Retz et al. Apr 2024 B2
11984853 Khlat May 2024 B2
11984854 Khlat et al. May 2024 B2
12063018 Khlat Aug 2024 B2
20030099230 Wenk May 2003 A1
20040179382 Thaker et al. Sep 2004 A1
20110109393 Adamski et al. May 2011 A1
20120068767 Henshaw et al. Mar 2012 A1
20130141063 Kay et al. Jun 2013 A1
20130141068 Kay et al. Jun 2013 A1
20140055197 Khlat et al. Feb 2014 A1
20140097895 Khlat et al. Apr 2014 A1
20140232458 Arno Aug 2014 A1
20140312710 Li Oct 2014 A1
20140315504 Sakai et al. Oct 2014 A1
20140361837 Strange Dec 2014 A1
20150270806 Wagh Sep 2015 A1
20160094192 Khesbak et al. Mar 2016 A1
20160241208 Lehtola Aug 2016 A1
20160294587 Jiang et al. Oct 2016 A1
20170331433 Khlat Nov 2017 A1
20170373644 Gatard et al. Dec 2017 A1
20180092047 Merlin Mar 2018 A1
20180234011 Muramatsu et al. Aug 2018 A1
20180257496 Andoh et al. Sep 2018 A1
20180278213 Henzler et al. Sep 2018 A1
20180351454 Khesbak et al. Dec 2018 A1
20190068234 Khlat et al. Feb 2019 A1
20190109566 Folkmann et al. Apr 2019 A1
20190181813 Maxim et al. Jun 2019 A1
20190222175 Khlat et al. Jul 2019 A1
20190288645 Nag et al. Sep 2019 A1
20190334750 Nomiyama et al. Oct 2019 A1
20190356285 Khlat et al. Nov 2019 A1
20200076297 Nag et al. Mar 2020 A1
20200127612 Khlat et al. Apr 2020 A1
20200136575 Khlat et al. Apr 2020 A1
20200204422 Khlat Jun 2020 A1
20200212796 Murphy et al. Jul 2020 A1
20200228063 Khlat Jul 2020 A1
20200266766 Khlat et al. Aug 2020 A1
20200295708 Khlat Sep 2020 A1
20200321917 Nomiyama et al. Oct 2020 A1
20200336105 Khlat Oct 2020 A1
20200336111 Khlat Oct 2020 A1
20200382061 Khlat Dec 2020 A1
20200382062 Khlat Dec 2020 A1
20200389132 Khlat et al. Dec 2020 A1
20210036604 Khlat et al. Feb 2021 A1
20210099137 Drogi et al. Apr 2021 A1
20210126599 Khlat et al. Apr 2021 A1
20210175798 Liang Jun 2021 A1
20210184708 Khlat Jun 2021 A1
20210194517 Mirea et al. Jun 2021 A1
20210218374 Poulin Jul 2021 A1
20210226585 Khlat Jul 2021 A1
20210257971 Kim et al. Aug 2021 A1
20210265953 Khlat Aug 2021 A1
20210288615 Khlat Sep 2021 A1
20210389789 Khlat et al. Dec 2021 A1
20210391833 Khlat et al. Dec 2021 A1
20220021302 Khlat et al. Jan 2022 A1
20220029614 Khlat Jan 2022 A1
20220037982 Khlat et al. Feb 2022 A1
20220052655 Khalt Feb 2022 A1
20220057820 Khlat et al. Feb 2022 A1
20220066487 Khlat Mar 2022 A1
20220069788 King et al. Mar 2022 A1
20220123744 Khlat Apr 2022 A1
20220200447 Khlat Jun 2022 A1
20220224364 Kim et al. Jul 2022 A1
20220271714 Khlat Aug 2022 A1
20220294486 Cao et al. Sep 2022 A1
20220407465 Khlat Dec 2022 A1
20230081095 Khlat Mar 2023 A1
20230085587 Shute Mar 2023 A1
20230118768 Khlat Apr 2023 A1
20230119987 Khlat Apr 2023 A1
20230124652 Khlat et al. Apr 2023 A1
20230124941 Khlat Apr 2023 A1
20230133842 Khlat May 2023 A1
20240172131 Ballantyne et al. May 2024 A1
20240223129 Retz et al. Jul 2024 A1
Foreign Referenced Citations (4)
Number Date Country
102019218816 Jun 2020 DE
2254237 Nov 2010 EP
2018187245 Oct 2018 WO
2021016350 Jan 2021 WO
Non-Patent Literature Citations (41)
Entry
Non-Final Office Action for U.S. Appl. No. 17/217,654, mailed Jul. 1, 2022, 9 pages.
Non-Final Office Action for U.S. Appl. No. 17/218,904, mailed May 25, 2022, 14 pages.
Notice of Allowance for U.S. Appl. No. 17/315,652, mailed Jun. 20, 2022, 8 pages.
Mellon, L., “Data Transmission—Parallel vs Serial,” Jul. 10, 2017, https://www.quantil.com/content-delivery-insights/content-acceleration/data-transmission/, 4 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/044596, mailed Apr. 21, 2022, 13 pages.
Written Opinion for International Patent Application No. PCT/US2021/044596, mailed Jun. 10, 2022, 6 pages.
International Preliminary Report on Patentability for International Patent Application No. PCT/US2021/044596, mailed Sep. 1, 2022, 19 pages.
Notice of Allowance for U.S. Appl. No. 17/182,539, mailed Sep. 14, 2022, 7 pages.
Notice of Allowance for U.S. Appl. No. 17/217,654, mailed Oct. 12, 2022, 8 pages.
Non-Final Office Action for U.S. Appl. No. 17/237,244, mailed Sep. 20, 2021, 14 pages.
Notice of Allowance for U.S. Appl. No. 17/237,244, mailed Jan. 27, 2022, 8 pages.
Notice of Allowance for U.S. Appl. No. 17/218,904, mailed Aug. 26, 2022, 9 pages.
Non-Final Office Action for U.S. Appl. No. 17/325,482, mailed Sep. 30, 2021, 10 pages.
Non-Final Office Action for U.S. Appl. No. 17/325,482, mailed Mar. 15, 2022, 10 pages.
Final Office Action for U.S. Appl. No. 17/325,482, mailed Aug. 16, 2022, 12 pages.
Advisory Action for U.S. Appl. No. 17/325,482, mailed Oct. 14, 2022, 3 pages.
Non-Final Office Action for U.S. Appl. No. 17/315,652, mailed Sep. 2, 2021, 7 pages.
Non-Final Office Action for U.S. Appl. No. 17/315,652, mailed Feb. 14, 2022, 12 pages.
Non-Final Office Action for U.S. Appl. No. 17/408,899, mailed Aug. 29, 2022, 13 pages.
International Search Report and Written Opinion for International Patent Application No. PCT/US2021/061721, mailed Mar. 14, 2022, 13 pages.
Written Opinion for International Patent Application No. PCT/US2021/061721, mailed Sep. 9, 2022, 7 pages.
Notice of Allowance for U.S. Appl. No. 17/325,482, mailed Nov. 30, 2022, 8 pages.
Final Office Action for U.S. Appl. No. 17/408,899, mailed Dec. 27, 2022, 13 pages.
Paek, J.S. et al., “15.2 A 90ns/V Fast-Transition Symbol-Power-Tracking Buck Converter for 5G mm-Wave Phased-Array Transceiver,” 2019 IEEE International Solid-State Circuits Conference, Feb. 2019, San Francisco, CA, USA, IEEE, 3 pages.
Notice of Allowance for U.S. Appl. No. 17/217,594, mailed Apr. 3, 2023, 7 pages.
Notice of Allowance for U.S. Appl. No. 17/408,899, mailed Feb. 24, 2023, 9 pages.
Non-Final Office Action for U.S. Appl. No. 17/942,472, mailed Feb. 16, 2023, 13 pages.
Extended European Search Report for European Patent Application No. 22195683.2, mailed Feb. 10, 2023, 12 pages.
Written Opinion for International Patent Application No. PCT/US2021/061721, mailed Mar. 1, 2023, 7 pages.
International Preliminary Report on Patentability for International Patent Application No. PCT/US2021/061721, mailed Apr. 4, 2023, 21 pages.
Extended European Search Report for European Patent Application No. 22200302.2, mailed Mar. 1, 2023, 14 pages.
Extended European Search Report for European Patent Application No. 22200322.0, mailed Mar. 1, 2023, 13 pages.
Extended European Search Report for European Patent Application No. 22200300.6, mailed Feb. 24, 2023, 10 pages.
Extended European Search Report for European Patent Application No. 22200111.7, mailed Feb. 20, 2023, 9 pages.
Notice of Allowance for U.S. Appl. No. 17/316,828, mailed Sep. 13, 2023, 8 pages.
Final Office Action for U.S. Appl. No. 17/942,472, mailed Jul. 19, 2023, 15 pages.
Advisory Action Action for U.S. Appl. No. 17/942,472, mailed Jul. 19, 2023, 3 pages.
Notice of Allowance for U.S. Appl. No. 17/942,472, mailed Oct. 18, 2023, 10 pages.
Corrected Notice of Allowability for U.S. Appl. No. 17/942,472, mailed Nov. 17, 2023, 5 pages.
Notice of Allowance for U.S. Appl. No. 17/947,567, mailed Oct. 23, 2024, 11 pages.
Non-Final Office Action for U.S. Appl. No. 17/946,470, mailed Nov. 20, 2024, 31 pages.
Related Publications (1)
Number Date Country
20230299730 A1 Sep 2023 US
Provisional Applications (1)
Number Date Country
63037282 Jun 2020 US
Continuations (1)
Number Date Country
Parent 17217594 Mar 2021 US
Child 18203197 US