The foregoing summary, as well as the following detailed description of certain embodiments of the presently described technology, will be better understood when read in conjunction with the appended drawings. For the purpose of illustrating the presently described technology, certain embodiments are shown in the drawings. It should be understood, however, that the presently described technology is not limited to the arrangements and instrumentality shown in the attached drawings.
In accordance with an embodiment of method 1700 and as illustrated in
In an embodiment, substrate 110 comprises one or more materials having a low softening point. That is, substrate 110 comprises one or more materials that have a relatively low temperature (when compared to more expensive substrates currently used in PV cells, such as quartz) at which the material(s), when unsupported, start to soften and bend. For example, substrate 110 can comprise borosilicate glass, float glass and/or low iron float glass. These glasses can have a softening point below 750° C., which can be a minimum temperature at which many processing steps in fabricating a PV cell are performed. As described above, many processing steps are performed at temperatures of at least 750-2000° C.
Substrate 110 can be provided in a vacuum chamber. The vacuum level of the chamber can be any level sufficient to complete the steps described below. For example, the vacuum level can be 100 to 10−6 torr. Substrate 110 can be deposited in any thickness sufficient to support the remaining layers of cell 100 while providing mechanical and thermal stability to cell 100 during its processing and handling. For example, substrate 110 can be at least 0.7 to 3.3 mm thick. In an embodiment, substrate 110 comprises a 1.1 mm thick borosilicate glass substrate. In another embodiment, substrate 110 comprises a 3.3 mm thick low iron float glass substrate.
Next, at step 1704, a barrier layer 120 is deposited adjacent to substrate 110, as shown in
As described below, during a later step where the level of crystallinity of semiconductor layer 150 can be increased, a temperature of cell 100 also can increase. As the temperature increases, impurities present in substrate 110 can become more mobile and diffuse out of substrate 110 into adjacent layers. In order to impede or prevent these impurities from diffusing into semiconductor layer 150, barrier layer 120 can be deposited at step 1704 to impede and/or stop diffusion of these impurities into the semiconductor layer.
In an embodiment, barrier layer 120 is deposited using PECVD. But, other methods or techniques of depositing barrier layer 120 can be utilized in accordance with embodiments of the presently described invention.
Barrier layer 120 can be deposited in a variety of thicknesses. In an embodiment, barrier layer 120 is deposited in a thickness that is less than substrate 110. For example, barrier layer 120 can be deposited in a layer that is approximately 0.5 to 2 μm, or 0.5×10−6 to 2×10−6 m, thick. In a more preferred embodiment, barrier layer 120 is deposited to be approximately 1 μm, or 1×10−6 m, thick. By “approximately,” it is meant that a layer is deposited using available devices, systems and apparatuses with the intention of depositing a layer of a particular thickness, but due to slight variances in this intended thickness that are caused by the device, system or apparatus employed, the intended thickness varies. For example, a variance of +10% of the intended thickness of layer 120 can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
Barrier layer 120 can comprise a non-conducting, or insulating material. In an embodiment of the presently described invention, barrier layer 120 comprises SiO2. For example, barrier layer 120 can comprise SiO2 of a higher purity level than substrate 110. That is, barrier layer 120 can comprise fewer impurities per unit volume than substrate 110. The increased purity of barrier layer 120 can give it a much higher melting temperature than substrate 110, which can be advantageous for improving the mechanical integrity of the stack of layers, or “layer stack,” of cell 100 during step 1716 where the temperature of semiconductor layer 150 and cell 100 can significantly increase.
Next, at step 1706, a layer 130 is deposited adjacent to barrier layer 120, as shown in
Layer 130 can be deposited for one or more purposes. For example, layer 130 can be deposited as a wetting agent to lower a surface tension of semiconductor layer 150 that is later deposited near or adjacent to layer 130. As described below, during a crystallization step, a temperature of cell 100 can be increased. If the temperature increases a sufficient amount, semiconductor layer 150 can become more fluid and/or melt. In embodiments where layer 130 comprises silicon nitride (Si3N4) and semiconductor layer 150 comprises silicon, for example, the nitrogen in layer 130 can help to reduce the surface tension of the silicon in semiconductor layer 150 as layer 150 becomes fluid or melts, thereby reducing or preventing the molten silicon from forming beads during the crystallization step. Thus, in order to lower the surface tension between semiconductor layer 150 and barrier layer 120 so that an interface between barrier layer 120 and semiconductor layer 150 is more uniform, layer 130 can be deposited.
In another example, layer 130 can be deposited as an anti-reflective or antireflection (either term abbreviated as “AR”) coating or layer. In such an embodiment, layer 130 reduces reflection of light that passes into cell 100 from side 101 so that less light is reflected and lost from cell 100.
Layer 130 can be deposited using PECVD in a vacuum environment. But, other methods or techniques of depositing layer 130 can be utilized in accordance with embodiments of the presently described invention.
Layer 130 can be deposited in a variety of thicknesses. In an embodiment, layer 130 is deposited in a thickness that is less than barrier layer 120. For example, layer 130 can be deposited in a layer that is approximately 25 to 200 nanometers (“nm”), or 25×10−9 to 200×10−9 m, thick. In a more preferred embodiment, layer 120 is deposited in a layer approximately 50 to 100 nm, or 50×10−9 to 100×10−9 m, thick. By “approximately” with respect to layer 130, it is meant that a layer is deposited using available devices, systems and apparatuses with the intention of depositing a layer of a particular thickness, but due to slight variances in this intended thickness that are caused by the device, system or apparatus employed, the intended thickness varies. For example, a variance of +20% in layer 130 of the intended thickness can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
In an embodiment, once layer 130 is deposited at step 1706, method 1700 proceeds to step 1708 where a passivation layer 140 is deposited adjacent to layer 130, as shown in
Alternatively, in another embodiment, once layer 130 is deposited at step 1706, method 1700 proceeds from step 1706 to step 1710 where semiconductor layer 150 is deposited adjacent to layer 130. In such an embodiment, the passivation layer 140 that is shown between semiconductor layer 150 and layer 130 in
At step 1708, passivation layer 140 is deposited adjacent to layer 130, as shown in
Passivation layer 140 can be deposited for one or more purposes. For example, passivation layer 140 can be deposited to make semiconductor layer 150 more passive relative to layer 130 (and vice-versa) when semiconductor layer 150 is heated at step 1716, as described in more detail below. In an embodiment where layer 140 comprises silicon dioxide (SiO2), such a layer can electrically passivate a silicon surface because layer 140 can reduce or minimize the number of dangling bonds on a surface of semiconductor layer 150.
Passivation layer 140 can be deposited using PECVD in a vacuum environment. But, other methods or techniques of depositing passivation layer 140 can be utilized in accordance with embodiments of the presently described invention.
Passivation layer 140 can be deposited in a variety of thicknesses. In an embodiment, passivation layer 140 is deposited in a thickness less than layer 130 and/or barrier layer 120. For example, passivation layer 140 can be deposited in a layer that is approximately 1 to 40 nm, or 1×10−9 to 40×10−9 m, thick. In a preferred embodiment, passivation layer 140 is deposited in a layer approximately 10 nm or less, or 10×10−9 m or less, thick. By “approximately” with respect to layer 140, it is meant that a layer is deposited using available devices, systems and apparatuses with the intention of depositing a layer of a particular thickness, but due to slight variances in this intended thickness that are caused by the device, system or apparatus employed, the intended thickness varies. For example, a variance of ±50% in layer 140 of the intended thickness can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
In an embodiment of the presently described invention, passivation layer 140 can be intentionally doped with one or more impurity atoms. In such an embodiment, passivation layer 140 can act as a diffusion source for doping one side of semiconductor layer 150 when a temperature of cell 100 is increased during step 1716, as described below. For example, passivation layer 140 can be doped with boron (B) or phosphorous (P). In one embodiment, passivation layer 140 is doped with a p-type dopant, such as boron.
In such an embodiment, dopants in passivation layer 140 can diffuse from layer 140 into semiconductor layer 150 and thereby increase the dopant concentration in semiconductor layer 150 in a volume near or adjacent to passivation layer 140. The dopant concentration in passivation layer 140 can vary based on the needs of the source of dopants, the temperature at which passivation layer 140 is heated, and the desired dopant concentration in the volume of semiconductor layer 150 near or adjacent to passivation layer. In an embodiment, for example, the dopant concentration in passivation layer 140 can range from approximately 0.001 to 5 atomic percent. By “approximately” with respect to layer 140, it is meant that passivation layer 140 is doped using available devices, systems and apparatuses with the intention of doping layer 140 to an intended dopant concentration, but due to slight variances in the dopant concentration that are caused by the device, system or apparatus employed, the intended dopant concentration varies. For example, a variance of +100% in the dopant concentration of layer 140 can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention
After step 1706, or steps 1706 and 1708, method 1700 proceeds to step 1710. At step 1710, semiconductor layer 150 is deposited adjacent to passivation layer 140 (in the embodiment where method 1700 proceeds from step 1706 to step 1708 to step 1710), as shown in
Semiconductor layer 150 can be deposited in cell 100 to absorb photons from light striking side 101 of cell 100 and passing through substrate 110, barrier layer 120, layer 130 and, if included, passivation layer 140. As photons strike semiconductor layer 150, electrons and holes in semiconductor layer 150 can begin to flow through layer 150 to produce electricity.
Semiconductor layer 150 can be deposited using PECVD in a vacuum environment. But, other methods or techniques of depositing semiconductor layer 150 can be utilized in accordance with embodiments of the presently described invention. Semiconductor layer 150 can comprise a semiconductor material. For example, semiconductor layer 150 can include silicon (Si). In another embodiment, semiconductor layer 150 can include one or more of germanium (Ge) and gallium arsenide (GaAs). In addition, other compound semiconductors can be used in or as layer 150.
Semiconductor layer 150 can be deposited in a variety of thicknesses. In an embodiment, semiconductor layer 150 is deposited in a thickness that is sufficiently small that the minority carrier diffusion length in semiconductor layer 150 is larger than the thickness of layer 150. For example, the minority carrier diffusion length can be at least two to four times longer than the thickness of layer 150. In another example, the minority carrier diffusion length can be at least five to ten times longer than the thickness of layer 150. In an embodiment of the presently described invention, semiconductor layer 150 is deposited at a thickness that is less than the thickness of an electronic grade silicon wafer.
In an embodiment, semiconductor layer 150 is deposited in a thickness of approximately 1 to 100 μm, or 1×10−6 to 100×10−6 m. In a more preferred embodiment, semiconductor layer 150 is deposited in a thickness of approximately 1 to 50 μm, or 1×10−6 to 50×10−6 m. In a more preferred embodiment, semiconductor layer 150 is deposited in a thickness of approximately 1 to 20 μm, or 1×10−6 to 20×10−6 m. In a more preferred embodiment, semiconductor layer 150 is deposited in a thickness of approximately 10 μm, or 10×10−6 m, or less. In a more preferred embodiment, semiconductor layer 150 is deposited in a thickness of approximately 5 μm, or 5×10−6 m. By “approximately” with respect to layer 150, it is meant that a layer is deposited using available devices, systems and apparatuses with the intention of depositing a layer of a particular thickness, but due to slight variances in this intended thickness that are caused by the device, system or apparatus employed, the intended thickness varies. For example, a variance of +10% in layer 150 of the intended thickness can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
In another example, semiconductor layer 150 can be deposited in a thickness that is greater than each or any of barrier layer 120, layer 130 and passivation layer 140. In addition, semiconductor layer 150 can be deposited so as to have a thickness that is greater than each or any of the other layers in cell 100 other than substrate 110, a capping layer 160, a conducting layer 170, light scatting layer 180 and/or an encapsulating layer 190.
Semiconductor layer 150 can be deposited in an amorphous, or non-crystalline, state or in a microcrystalline state. For example, semiconductor layer 150 can comprise silicon that is deposited so as to have little to no long-range molecular lattice structure that is characteristic of a crystalline material, or so as to have small crystal volumes throughout layer 150 but without any crystalline lattice structure that exists over a substantial volume of layer 150. In an embodiment, a “level of crystallinity” for semiconductor layer 150 is a measurement of the amount of crystallinity in layer 150. For example, the amount or level of crystallinity can be measured by determining a mean or median crystal grain size in layer 150, or by measuring a volume fraction of crystalline material in layer 150.
In an embodiment of the presently described invention, semiconductor layer 150 is an intrinsic material. For example, semiconductor layer 150 can include silicon that has not been intentionally or purposefully doped with a dopant. Alternatively, semiconductor layer 150 is a uniformly doped material. By “uniformly doped material,” it is meant that layer 150 includes a semiconductor that is intentionally or purposefully doped with a dopant throughout layer 150 so that no dopant junction is intentionally or purposefully created in layer 150.
Semiconductor layer 150 can thus be doped with p or n charge dopants, such as boron or phosphorus, for example. Layer 150 can be doped at a variety of concentrations. For example, in an embodiment, layer 150 can be doped with p or n dopants at a concentration of 1×1014 to 1×1018/cm3. In a more preferred embodiment, layer 150 can be doped with p or n dopants at a concentration of 1×1015 to 1×1017/cm3. However, other dopant concentrations can be acceptable and within the scope of one or more embodiments of the presently described invention. In an embodiment where passivation layer 140 is doped with p-type impurities, layer 150 can also be doped with p-type impurities, for example. In such an embodiment, the dopant concentration of the p-type impurities can be 10 to 1000 times greater in passivation layer 140 than in semiconductor layer 150.
Next, at step 1712, capping layer 160 is deposited adjacent to semiconductor layer 150, as shown in
Capping layer 160 can be deposited for one or more purposes. For example, capping layer 160 can be deposited as a wetting agent to lower a surface tension of semiconductor layer 150 during step 1716 when the temperature of layer 150 can be increased. As described above and below, in an embodiment of the presently described invention, a temperature of cell 100 can increase during a crystallization step. As the temperature increases, semiconductor layer 150 can become more fluid and/or melt. In embodiments where capping layer 160 comprises SiO2 or silicon nitride (Si3N4) and semiconductor layer 150 comprises silicon, the nitrogen in capping layer 160 helps to reduce the surface tension in the silicon in semiconductor layer 150 if layer 150 becomes more fluid or melts. Without capping layer 160, the silicon in semiconductor layer 150 can tend to bead up if layer 150 becomes more fluid or melts. With capping layer 160, this beading up problem can be reduced or avoided by creating a more uniform surface on semiconductor layer 150 if layer 150 is heated or melts.
Capping layer 160 also can be utilized to reduce the number of patterning steps required for defining junctions in semiconductor layer 150 or 155, as described below. The patterning and selective etching of capping layer 160 in cell 100 is described below. Generally, one benefit to including capping layer 160 is that it can be patterned and etched a first time to expose a first set of exposed areas of semiconductor layer 150 or 155. These first exposed areas (and corresponding volumes of semiconductor layer 150 or 155) can then be doped with a first type of dopant. Capping layer 160 can then be patterned and etched a second time to expose a second set of exposed areas of layer 150. In an embodiment, the second set of areas can include or encompass the first set of areas in addition to previously unexposed areas of semiconductor layer 150 or 155. The second exposed areas (and corresponding volumes of semiconductor layer 150 or 155) can then be doped with a second type of dopant. Where the first and second types of dopants include opposing charge carriers and the second set of exposed areas encompasses the first set of exposed areas (and the corresponding volumes of semiconductor layer 150 or 155), the amount or concentration of dopants can be carefully monitored to avoid compensating the first dopant in the first set of exposed areas and corresponding volumes with the second dopant in these same areas and corresponding volumes.
In an embodiment that does not include capping layer 160, multiple steps of depositing an insulating mask, patterning the mask, etching away portions of the mask to expose a first set of areas of semiconductor layer 150 or 155, doping layer 150 at the first set of exposed areas and corresponding volumes, removing the rest of mask, depositing another insulating mask, patterning the second mask, etching away portions of the mask to expose a second set of areas of semiconductor layer 150 or 155, doping layer 150 again at the second set of exposed areas and corresponding volumes, removing the rest of the second mask, and so on, may be required to achieve the same junction location and profile as is obtainable using capping layer 160. For example, utilizing photolithography tools and materials such as ultraviolet light and photoresist, one or more masks can be deposited, patterned and etched to obtain multiple doped regions or volumes in semiconductor layer 150 or 155.
Capping layer 160 can be deposited using PECVD in a vacuum environment. But, other methods or techniques of depositing capping layer 160 can be utilized in accordance with embodiments of the presently described invention. In an embodiment, capping layer 160 comprises Si3N4 or SiO2. For example, capping layer 160 can comprise SiO2 of a higher purity level than substrate 110 and/or barrier layer 120. That is, capping layer 160 can comprise fewer impurities per unit volume than substrate 110 and/or barrier layer 120.
Capping layer 160 can be deposited in a variety of thicknesses. In an embodiment, capping layer 160 is deposited in a thickness that is less than semiconductor layer 150 and/or greater than one or more of layer 130 and passivation layer 140. For example, capping layer 160 can be deposited in a layer that is approximately 0.1 to 1 μm (or 0.1×10−6 to 1×10−6 m) thick. In another embodiment, capping layer 160 can be deposited in a layer that is approximately 0.5 to 1 μm (0.5×10−6 to 1×10−6 m) thick. In a preferred embodiment, capping layer 160 is deposited so as to be approximately 0.25 to 1 μm (0.25×10−6 to 1×10−6 m) thick. By “approximately” with respect to layer 160, it is meant that a layer is deposited using available devices, systems and apparatuses with the intention of depositing a layer of a particular thickness, but due to slight variances in this intended thickness that are caused by the device, system or apparatus employed, the intended thickness varies. For example, a variance of +10% in layer 160 of the intended thickness can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
Capping layer 160 can be intentionally doped with one or more impurity atoms, similar to that of passivation layer 140. In such an embodiment, capping layer 160 can act as a diffusion source for doping one side of semiconductor layer 150 if a temperature of cell 100 is increased during step 1716, as described below. For example, capping layer 160 can be doped with boron (B) or phosphorous (P). In an embodiment where cell 100 (including capping layer 160) is heated during step 1716 (as described below), dopants in capping layer 160 can diffuse from layer 160 into semiconductor layer 150 and thereby increase the dopant concentration in semiconductor layer 150 in at least a volume near or adjacent to capping layer 160.
A dopant concentration in capping layer 160 can vary based on the needs of the source of dopants, the temperature at which capping layer 160 is heated, and the desired dopant concentration in the volume of semiconductor layer 150 near or adjacent to passivation layer. In an embodiment, for example, the dopant concentration in capping layer 160 can be approximately 0.001 to 5 atomic percent. By “approximately” with respect to layer 160, it is meant that capping layer 160 is doped using available devices, systems and apparatuses with the intention of doping layer 160 to an intended dopant concentration, but due to slight variances in the dopant concentration that are caused by the device, system or apparatus employed, the intended dopant concentration varies. For example, a variance of +100% in the dopant concentration of layer 160 can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
In an embodiment where passivation layer 140 is doped with p-type dopants or impurities at a greater concentration than the doping of layer 150 with p-type dopants, capping layer 160 can be doped with n-type impurities or dopants, for example. In such an embodiment, the dopant concentration of the n-type dopants can be 10 to 100 times greater than the concentration of p-type dopants in semiconductor layer 150. In addition, the concentration of the n-type dopants can be of the same order of magnitude as the concentration of p-type dopants in passivation layer 140. However, other dopant concentrations are intended to fall within the scope of one or more embodiments of the presently described invention.
In an embodiment of the presently described invention, each of steps 1704 through 1712 (including step 1708 if such an embodiment is employed) is performed in a vacuum chamber. For example, each of these steps can be performed in a chamber where the pressure is no greater than 100 to 10−6 torr. These steps can all be performed in a single chamber or can be performed in multiple chambers. For example, in an embodiment where PECVD is used to deposit the layers described above, the depositions can be done in one chamber by changing the gases that flow into the chamber. For silicon nitride, for example, a combination of silane (SiH4) and ammonia (NH3) can be used. For p-type silicon, silane and tri-methyl boron (B(CH3)3) can be used. If sputtering is used, the depositions can be done in one chamber by using multiple sputter targets of different composition.
After step 1712, method 1700 proceeds to step 1714. In an embodiment where step 1712 is excluded, method 1700 proceeds from step 1710 to step 1714. At step 1714, cell 100 is placed into a chamber or system used to increase the crystallinity level in semiconductor layer 150 (referred to herein as a “crystallization apparatus”). Such a chamber or system can be used to rapidly and controllably heat the semiconductor film by using a scanned, focused beam of energy. The crystallization apparatus includes any chamber or system capable of exposing at least layer 150 to one or more directed or focused beams of energy so as to increase a level of crystallinity of layer 150. For example, the crystallization apparatus can include one or more chambers housing cell 100 and one or more e-beam sources or laser beam sources.
In an embodiment, the crystallization apparatus or system is connected to the chamber or chambers utilized in steps 1704 through 1710 (or steps 1704 through 1712), including step 1708 if that embodiment is employed. In such an embodiment, cell 100 can be transferred from the chamber(s) used in the previous steps into the crystallization apparatus or system while maintaining the vacuum level used in the previous steps. Alternatively, cell 100 is removed from the chamber(s) used in previous steps and placed into the crystallization apparatus or system for step 1714.
Once cell 100 is in the crystallization apparatus, if a vacuum level has not yet been established or has not been maintained, a vacuum level is then created or re-established. Alternatively, if a vacuum level is already established and has not been destroyed or compromised by transferring cell 100 into the crystallinity chamber or system, then the vacuum level can be maintained. In an embodiment, the pressure is no greater than 100 to 10−6 torr.
Once cell 100 is in the crystallization apparatus, method 1700 proceeds to step 1716. At step 1716 a level of crystallinity of semiconductor layer 150 is increased. As described above, a “level of crystallinity” for semiconductor layer 150 is defined in various embodiments of the presently described invention as a measurement of the amount of crystallinity in layer 150. For example, the amount or level of crystallinity can be measured by determining a mean or median crystal grain size in layer 150, and/or by measuring a volume fraction of crystalline material in layer 150.
At step 1716, this level of crystallinity is increased. In an embodiment, a level of crystallinity of layer 150 increases when the mean or median grain size of crystalline material in layer 150, and/or volume fraction of crystalline material in layer 150 increases by a measurable, statistically significant amount. Thus, the mean or median grain size in semiconductor layer 150, and/or the volume fraction of crystalline material in layer 150, after step 1716 is greater than it was prior to step 1716. By “greater,” it is meant that the mean or median grain size for layer 150, and/or the volume fraction of crystalline material in layer 150, has increased by some measurable difference. For example, the level of crystallinity can increase at least an amount that is greater than any noise or uncertainty introduced into measurements by a measuring instrument, for example. In other words, the mean or median grain size or the volume fraction of crystalline material has not decreased or remained the same. In an embodiment, the level of crystallinity is considered to increase when (1) a mean crystal grain size in layer 150, (2) a median crystal grain size in layer 150 and (3) a volume fraction of crystalline material in layer 150 both increase. In another embodiment, the level of crystallinity is considered to increase when (1) a mean crystal grain size in layer 150, (2) a median crystal grain size in layer 150 or (3) a volume fraction of crystalline material in layer 150 increases.
In an embodiment, cell 100 is exposed to one or more focused or directed beams of energy from one or more sources at step 1716. The beams of energy can comprise any one or more of e-beams or lasers, for example. While the discussion here focuses on e-beams, lasers and laser sources can be utilized in place of e-beams and e-beam sources in accordance with one or more embodiments of the presently described invention.
In an embodiment, the crystallinity level of layer 150 is increased by utilizing a technique known as Zone-Melting Recrystallization (“ZMR”). Generally, ZMR includes heating a layer at a temperature approaching the layer's melting point or above the layer's melting point. The source of heat typically moves relative to the layer. As the heat source moves away from a section of the layer that has been heated near or to its melting point, the section cools and crystallizes or recrystallizes.
In an embodiment of the presently described invention, step 1716 includes placing cell 100 into a crystallization system 1800 and exposing layer 150 to one or more focused or directed beams of energy, such as lasers or e-beams. In an embodiment, the beams of energy are scanning e-beams that move relative to layer 150. During this step, layer 150 undergoes melting and crystallization in accordance with a traditional ZMR process. Thus, after step 1716, a level of crystallinity in layer 150 is increased.
As described above, existing systems and methods that employ focused or directed beams of energy, such as lasers or e-beams and sources of focused or directed beams of energy to obtain a crystallization pattern over a large-area substrate or layer cannot cover large areas of substrates and/or take a relatively long time to cover a large-area substrate. One or more embodiments of the presently described invention provide solutions to at least these problems. For example,
System 1800 includes a plurality of e-beam sources spatially offset from one another. In an embodiment, each source is a Pierce reflector that includes a plurality of reflectors 1820 and a filament 1830. In alternative embodiments, each source includes a point source e-beam that is focused using magnetic fields. While the e-beam sources in system 1800 are illustrated as comprising a Pierce reflector that includes a plurality of reflectors 1820 and a filament 1830, other e-beam sources are contemplated and encompassed in one or more embodiments of the presently described invention.
As shown in
Substrate 1810 can be embodied in one or more cells 100 described herein. That is, substrate 1810 can include one or more cells 100 that each include semiconductor layer 150. Substrate 1810 preferably is of sufficient size or area that a single e-beam source cannot emit an e-beam so as to cover all of substrate 1810 or all of a width of substrate 1810 at once. That is, substrate 1810 is preferably wider than the length of a line e-beam or the raster pattern of a point-e-beam emitted by each e-beam source. For example, if the length of a line e-beam is 2 to 10 cm, then substrate 1810 can have a width that is greater than 10 cm and/or a total area that is greater than 1 m2.
In another example, the length of a line e-beam can be a fraction of the width of substrate 1810. For example, each line e-beam can have a length that is approximately one-fifth, one-quarter, one-third or one-fourth of the width of substrate 1810. By “approximately,” it is meant that a line e-beam is emitted using available e-beam devices, systems and apparatuses with the intention of emitting a line beam of a particular length, but due to slight variances in this length that are caused by the device, system or apparatus employed, the intended beam length varies. For example, a variance of +10% of the intended line e-beam length can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
In order to cover a large-area substrate 1810, a plurality of e-beam sources are offset from one another. As shown in
While some reflectors 1820 and filaments 1830 are vertically offset with respect to one another (specifically, reflectors 1820-2 and 1820-4 and filaments 1830-2 and 1830-4), substrate 1810 and/or reflectors 1820 and filaments 1830 can move relative to one another to enable substrate 1810 to be uniformly exposed to e-beams. In an embodiment, e-beam filaments 1830 and reflectors 1820 in system 1800 remain stationary while substrate 1810 moves relative to filaments 1830 and reflectors 1820. For example, substrate 1810 can move in the direction of arrow 1840 (or in a direction opposite of arrow 1840). Alternatively, filaments 1830 and reflectors 1820 can move relative to substrate 1810 while substrate 1810 remains stationary. In addition, substrate 1810 and/or filaments 1830 and reflectors 1820 can move in directions other than that of arrow 1840 in order to ensure that a greater area of substrate 1810 is exposed to e-beams, if necessary.
In an embodiment, the sum total of the e-beam lines emitted by reflectors 1820 and filaments 1830 or rastered e-beam points can cover the entire width of substrate 1810 so that a single pass of substrate 1810 moving relative to reflectors 1820 and filaments 1830 is all that is necessary to perform ZMR on layer 150 of cell(s) 100 in substrate 1810. That is, once substrate 1810 moves relative to reflectors 1820 and filaments 1830 so that reflectors 1820 and filaments 1830 pass over an entire length of substrate 1810, the entire area of substrate 1810 should have been exposed to an e-beam emitted by at least one of reflectors 1820 and filaments 1830.
In another embodiment,
System 1900 includes a plurality of e-beam sources spatially offset from one another. In an embodiment, each source is a Pierce reflector that includes a plurality of reflectors 1920 and a filament 1930. In alternative embodiments, each source includes a point source e-beam that is focused using magnetic fields. While the e-beam sources in system 1900 are illustrated as comprising a Pierce reflector that includes a plurality of reflectors 1920 and a filament 1930, other e-beam sources are contemplated and encompassed in one or more embodiments of the presently described invention.
As shown in
Similar to substrate 1810, substrate 1910 can be embodied in one or more cells 100 described herein. That is, substrate 1910 can include one or more cells 100 that each include semiconductor layer 150. Substrate 1910 preferably is of sufficient size or area that a single e-beam source cannot emit an e-beam so as to cover all of substrate 1910 or all of a width of substrate 1910 at once. That is, substrate 1910 is preferably wider than the width of a line e-beam or the raster pattern of a point-e-beam emitted by each e-beam source. For example, if the length of a line e-beam is 2 to 10 cm, then substrate 1910 can have a width that is greater than 10 cm and/or a total area that is greater than 1 m2.
In another example, the length of a line e-beam can be a fraction of the width of substrate 1910. For example, each line e-beam can have a length that is approximately one-fifth, one-quarter, one-third or one-fourth of the width of substrate 1910. Again, by “approximately,” it is meant that a line e-beam is emitted using available e-beam devices, systems and apparatuses with the intention of emitting a line beam of a particular length, but due to slight variances in this length that are caused by the device, system or apparatus employed, the intended beam length varies. For example, a variance of +10% of the intended line e-beam length can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
In order to cover a large-area substrate 1910, a plurality of e-beam sources are offset from one another. For example, the e-beam sources can be spatially offset from one another in a single direction. With respect to the page of
As shown in
However, when the width of substrate 1910 exposed to e-beams transmitted by each of filaments 1930-1, 1930-2 and 1930-3 and reflectors 1920-1, 1920-2 and 1920-3, the total width of substrate 1910 may not be exposed to e-beams. That is, the width of the line e-beam from each of filaments 1930-1, 1930-2 and 1930-3 and reflectors 1920-1, 1920-2 and 1920-3 may not overlap an adjacent line e-beam from an adjacent filament 1930. In order to enable system 1900 to expose the entire width and/or area of substrate 1910 to e-beams, substrate 1910 and/or reflectors 1920 and filaments 1930 can move relative to one another. In an embodiment, e-beam filaments 1930 and reflectors 1920 in system 1900 remain stationary while substrate 1910 moves relative to filaments 1930 and reflectors 1920.
In an embodiment, substrate 1910 is moved in a first direction indicated by arrow 1940 while the e-beams emitted by filaments 1930 strike substrate 1910. Substrate 1910 is then moved laterally with respect to arrow 1940, or moved in a direction indicated by arrow 1950. Substrate 1910 is then moved in a direction opposite arrow 1940, or in a direction indicated by arrow 1960. This is referred to as a “scan and stop” process. The scan and step process illustrated in
The amount by which substrate 1910 is moved laterally in the direction of arrow 1950 and/or in the direction of arrows 1940 and/or 1960 can be varied so that a larger or fewer number of movements along the directions indicated by arrows 1940 and 1960 are required, or so that the total area scanned by a single e-beam source can be varied.
In another embodiment, filaments 1930 and reflectors 1920 can be moved in the scan and step technique described above while substrate 1910 remains stationary. In another embodiment, substrate 1910 or the e-beam sources can be moved along the direction indicated by arrow 1960, followed by lateral movement in the direction of arrow 1950 and then followed by movement along the direction indicated by arrow 1940.
In another embodiment,
System 2000 includes a plurality of e-beam sources spatially offset from one another. In an embodiment, each source is a Pierce reflector that includes a plurality of reflectors 2020 and a filament 2030. In alternative embodiments, each source includes a point source e-beam that is focused using magnetic fields. While the e-beam sources in system 2000 are illustrated as comprising a Pierce reflector that includes a plurality of reflectors 2020 and a filament 2030, other e-beam sources are contemplated and encompassed in one or more embodiments of the presently described invention.
Similar to
Similar to substrates 1810 and 1910, substrate 2010 can be embodied in one or more cells 100 described herein. That is, substrate 2010 can include one or more cells 100 that each include semiconductor layer 150. Substrate 2010 preferably is of sufficient size or area that a single e-beam source cannot emit an e-beam so as to cover all of substrate 2010 or all of a width of substrate 2010 at once. That is, substrate 2010 is preferably wider than the width of a line e-beam or the raster pattern of a point-e-beam emitted by each e-beam source. For example, each e-beam line emitted by each e-beam source can be limited to a width (or length of the line) that is on the order of 2 and 10 cm. However, substrates that can be used in accordance with one or more embodiments of the presently described invention can be considerably wider than 2 to 10 cm. For example, if the length of a line e-beam is 2 to 10 cm, then substrate 2010 can have a width that is greater than 10 cm and/or a total area that is greater than 1 m2.
In another example, the length of a line e-beam can be a fraction of the width of substrate 2010. For example, each line e-beam can have a length that is approximately one-fifth, one-quarter, one-third or one-fourth of the width of substrate 2010. Again, by “approximately,” it is meant that a line e-beam is emitted using available e-beam devices, systems and apparatuses with the intention of emitting a line beam of a particular length, but due to slight variances in this length that are caused by the device, system or apparatus employed, the intended beam length varies. For example, a variance of +10% of the intended line e-beam length can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention.
In order to cover a large-area substrate 2010, the sets and each of the plurality of e-beam sources in each set can be spatially offset from one another. As shown in
With the additional set of filaments 2030 and reflectors 2020, a desired area of substrate 2010 or all of substrate 2010 can be exposed to e-beams in less time that is required for system 1800. That is, while system 2000 operates in a manner similar to system 1800 of
In system 2000, substrate 2010 can move relative to the e-beam sources in the direction indicated by arrow 2040. In another embodiment, substrate 2010 can move in a direction opposite that, or different from the direction indicated by arrow 2040. In another embodiment, the e-beam sources move relative to substrate 2010, which remains stationary. In such an embodiment, the e-beam sources can move in the direction indicated by arrow 2040, in a direction opposite that of arrow 340 or in another direction different from arrow 2040.
In an embodiment of the presently described invention, systems 1800, 1900 and 2000 include a conveyor or other mechanical devices for moving substrate 1810, 1910, 2010 and/or the e-beam sources relative to one another. In addition, an aperture can be placed between one or more e-beam sources and substrate 1810, 1910, 2010 to reduce or minimize any overlap of e-beams produced by adjacent e-beam sources.
Embodiments of the presently described invention illustrated in and described with respect to
While certain systems and methods for exposing cell(s) 100 and substrates including cell 100 are described above, these are only examples of how cell 100 can be exposed to e-beams. Other e-beam systems and/or heating systems can be employed to increase the level of crystallinity in semiconductor layer 150. For example, a greater or smaller number of filaments and reflectors can be used. In another example, instead of or in addition to exposing cell 100 to e-beams in order to heat layer 150 at or near its melting temperature, heat can be applied to layer 150 by a heating element located beneath substrate 110. Heat then travels through substrate 110, barrier layer 120, layer 130 and passivation layer 140 (if applicable) to layer 150 in order to heat layer 150.
In another example, one or more e-beam sources can be housed in a chamber separate from the chamber that includes cell 100 and layer 150. For example, the filaments of an e-beam source can be housed in a second vacuum chamber that maintains a lower base pressure near the filament (for example, less than 10−4 to 10−8 torr). The chamber housing cell 100 and layer 150 can be maintained at a higher pressure than the second chamber (for example, 100 to 10−6 torr). The two chambers can be connected by a narrow slit through which e-beams emitted by the filament in the second chamber passes. In some cases, the slit can be covered by a thin piece of material that is penetrable by the emitted e-beam. The advantage of this approach is that the time required to pump down the chamber the houses cell 100 and layer 150 can be reduced while increasing the overall stability of the e-beam.
In an embodiment, the e-beams are emitted by the e-beam sources described above so that semiconductor layer 150 crystallizes (or increases the level of crystallinity of layer 150).
As the e-beams or laser beams move relative to cell 100, portion 153 moves in the same direction, crystallized layer 155 increases along this same direction, and the non-crystallized portion of layer 150 (that is, the layer that has a smaller level of crystallinity than portion 155) becomes smaller, as shown in
In an embodiment, layer 150 is melted only a single time to increase its level of crystallinity. In an alternative embodiment, layer 150 can be exposed to the e-beams or laser beams multiple times in an effort to further heat and increase the level of crystallinity of layer 150.
As described above, semiconductor layer 150 can be heated at or near its melting temperature to increase its level of crystallinity and create crystallized layer 155. For example, where silicon is used as layer 150, layer 150 can be heated to 1100-1500° C. Of course, different temperatures can be used for different materials in layer 150, and different temperatures can be used if layer 150 is not to be heated. That is, if the crystallization of layer 150 is done in the solid-state.
In another embodiment of the presently described invention, a level of crystallinity of layer 150 is increased by raising the temperature of layer 150 to a point below the melting temperature of the material or materials in layer 150. That is, at step 1716 the crystallinity of layer 150 is increased by exposing cell 100 and layer 150 to one or more directed or focused beams of energy without melting layer 150 and while maintaining layer 150 in a solid state. For example, layer 150 can be crystallized by exposing it to e-beams or lasers while keeping the temperature of layer 150 below its melting temperature.
The settings for the e-beam sources used to increase the crystallinity of layer 150 can be varied based on several factors, including the desired heating temperature, the thickness of layer 150, the thickness of additional layers located between layer 150 and the e-beam or laser sources (through which the emitted e-beams or lasers must penetrate), and the desired speed at which layer 150 is heated. For example, by varying the voltage supplied to e-beam sources, the depth of penetration of the emitted e-beams into cell 100 can vary. As the voltage is increased, the emitted e-beams can penetrate deeper into cell 100. Thus, where a relatively thick layer 150 is utilized and/or relatively thick layers between layer 150 and the e-beam sources are used, a higher voltage can be necessary to achieve the desired level of crystallinity in layer 150 and/or the desired speed at which step 1716 is completed. In another example, by varying the current supplied to the e-beam sources, the power of the e-beams, and therefore the rate at which layer 150 is heated and the temperature to which layer 150 is heated, varies. As the current is increased, the layer 150 can heat at a greater rate and/or to a greater temperature.
As described above, in one or more embodiments passivation layer 140 and/or capping layer 160 can be intentionally doped with p- or n-type dopants. In such embodiments, during the heating and subsequent cooling of cell 100 at step 1716, one or more of these dopants can diffuse from layer 140 and/or layer 160 into semiconductor layer 150. As a result, the concentration of the dopants supplied by layer 140 and/or layer 160 can increase locally in semiconductor layer 150 or layer 155.
Once the desired level of crystallinity is obtained at step 1716, method 1700 proceeds to step 1718. At step 1718, capping layer 160 is etched in a pattern. For example, standard photolithography tools and systems can be employed to create a desired pattern in capping layer 160. A wet or dry etching process can then be used to remove desired portions of layer 160, as illustrated in
In an embodiment where no capping layer 160 is utilized, a layer can be deposited following step 1716 to act as a masking layer for the doping step. For example, an insulating layer (such as SiO2) can be deposited adjacent to layer 155 (similar to layer 160) after step 1716. This insulating layer can then be patterned and etched to remove a first set of areas of the insulating layer. Similar to capping layer 160, this etching also exposes a first set of areas of layer 155 for later doping.
Next at step 1720, crystalline layer 155 is doped with an n- or p-type dopant on a side of cell 100 opposite side 101, as illustrated in
Once the desired volume of and/or dopant concentration in doped volumes 157 are obtained, method 1700 proceeds to step 1722. At step 1722, capping layer 160 is again etched in a pattern. For example, standard photolithography tools and systems can be employed to create a pattern in the remaining portions of capping layer 160. A wet or dry etching process can then be used to remove remaining desired portions of layer 160, as illustrated in
In an embodiment where no capping layer 160 is utilized in cell 100, the remainder of an insulating layer that is deposited and etched in a manner similar to layer 160 (as described above) is removed. A second insulating layer (such as SiO2, for example) can then be deposited similar to capping layer 160. This second layer can then be patterned and etched to remove a second set of areas of the insulating layer. By removing these areas, a second set of areas of layer 155 can be exposed. At this point, volumes of layer 155 corresponding to this second set of exposed areas can be doped with p- or n-type dopants, as described below.
Next at step 1724, crystalline layer 155 is again doped with an n- or p-type dopant on the same side as layer 155 was doped at step 1720, as illustrated in
As shown in
In an embodiment where no capping layer 160 is utilized but one or more insulating layers are used to control which areas and volumes of layer 155 are exposed and doped, the remaining portion of the insulating layer can be removed after step 1724.
In an embodiment of the presently described invention, doped volumes 157 and/or 159 penetrate into crystalline semiconductor layer 155 a depth that is less than the thickness of barrier layer 120 and/or capping layer 160. In addition, doped volumes 157 and/or 159 penetrate into crystalline semiconductor layer 155 a depth that is greater than the thickness of layer 120 or passivation layer 140. For example, volumes 157 and/or 159 can penetrate into layer 155 at a depth that is less than or equal to 100 nm, or 100×10−9 m. In another embodiment, volumes 157 and/or 159 can penetrate into layer 155 at a depth that is approximately 10 to 1000 nm, or 10×10−9 to 1000×10−9 m. By “approximately” with respect to the depth of volumes 157 and 159, it is meant that layer 155 is doped using available devices, systems and apparatuses with the intention of doping layer 155 to an intended depth, but due to slight variances in this depth that are caused by the device, system or apparatus employed, the intended depth varies. For example, a variance of +50% of the intended dopant depth of volumes 157 and 159 can be acceptable. However, a smaller variance also is within the scope of one or more embodiments of the presently described invention. In addition, the depth of volumes 157 and/or 159 can vary from the above and still fall within the scope of one or more embodiments of the presently described invention.
Next, at step 1726, a layer of conductive material 170 is deposited adjacent to capping layer 160 (if layer 160 is utilized) and volumes 157, 159 of layer 155, as shown in
The thickness of conductive material layer 170 should be sufficient to form conducting contacts with doped regions 157 and 159, or surface areas of layer 155 that correspond to volumes 157, 159 of layer 155. Preferably, the thickness should be sufficient to form highly conductive contacts with surface areas corresponding to volumes 157 and 159. For example, layer 170 can be deposited to be 100 to 1000 nm (100×10−9 to 1000×10−9 m) thick where layer 170 comprises aluminum.
Conductive layer 170 can be used to provide electrical contacts to doped volumes 157 and 159 of layer 155 on the same side of cell 100. As the electrical contacts are located on one side of cell 100, an all-back contact device can be created, as described above. In addition, because little to no light passes through these top electrical contacts, the contacts can be made thicker, or as thick as necessary to reduce or essentially eliminate series resistance losses in the contacts with regions 157 and 159.
Next, at step 1728, conductive layer 170 is etched in a pattern. For example, standard photolithography tools and systems can be employed to create a pattern in conductive layer 170. A wet or dry etching process can then be used to remove remaining desired portions of conductive layer 170, as illustrated in
After step 1728, method 1700 proceeds to step 1730. At step 1730, a layer of light scattering material 180 is deposited adjacent to capping layer 160, the remaining portions of conductive layer 170 and/or volumes 157, 159 of layer 155, as shown in
In an embodiment, layer 180 is deposited using screen printing or inkjet printing. Light scattering layer 180 can be deposited in a thickness of 1 to 5 μm, or 1×10×10−6 to 5×10−6 m, for example.
After step 1730, method 1700 proceeds to step 1732, where an encapsulation layer 190 is deposited adjacent to light scattering layer 180, as illustrated in
In an embodiment, one or more of steps 1718 through 1732 is performed in a vacuum environment of 100 to 10−6 torr, while other steps are performed outside of a vacuum environment. For example, in patterning and etching capping layer 160 or an insulating mask, one or more steps of photoresist deposition, photolithographic exposure, and rinsing can be performed in air or under atmospheric conditions. The actual etching of capping layer 160, the insulating mask or conductive layer 170 can be performed in air or under atmospheric conditions in an acid bath (that is, a wet etch). Alternatively, the etching can occur in a plasma environment (that is, a dry etch).
In another example, doping of layer 155 using ion implantation can be done in a vacuum. Depositing layer 170 can be performed using sputtering in a vacuum at a pressure of approximately 10−3 torr. Deposition of light scattering layer 180 can be performed in air using screen printing, for example. Encapsulation layer 190 can be deposited using PECVD in a vacuum environment or in air if a top glass cover sheet is adhered to layer 180, as described above.
Once step 1732 is completed, a photovoltaic cell 100 is completed in accordance with an embodiment of the presently described invention, and is illustrated in
In addition to creating an all-back contact PV cell 100, one or more embodiments of the presently described invention provide a method for fabricating an all-back contact PV module 2100. Module 2100 includes a plurality of series-connected PV cells 100.
Module 2100 includes a plurality of PV cells 2110, 2120 and 2130 and a plurality of interconnections or contacts 2150 and 2160 between cells 2110, 2120 and 2130. Line 2140 in
Each of cells 2110, 2120 and 2130 comprises first, second and third regions. For example, cell 2110 includes first region 2111, second region 2112 and third region 2113; cell 2120 includes first region 2121, second region 2122 and third region 2123; and cell 2130 includes first region 2131, second region 2132 and third region 2133.
In an embodiment, first regions 2111, 2121 and 2131 correspond to an area of cell 100 that includes a contact between one or more of doped regions 157 and contacts 170, as illustrated in
Second regions 2112, 2122 and 2132 include regions of crystalline semiconductor layer 155 that are not intentionally doped as are regions 157 and 159 during steps 1720 and 1724 in method 1700 and that are not covered by contacts 170. For example, where layer 155 is doped with a p-type dopants, second regions 2112, 2122 and 2132 include exposed crystalline semiconductor doped with a p-type dopant. Regions 2112, 2122 and 2132 can be formed by removing additional portions of capping layer 160 or an insulating mask (if no capping layer 160 is utilized) after step 1724 and before step 1726 in method 1700.
Third regions 2113, 2123 and 2133 correspond to an area of cell 100 that includes a contact between regions 159 and contacts 170, as illustrated in
Cells 2110, 2120 and 2130 can be electrically isolated from one another by scribing or etching a line 2150 or 2160 between cells 2110, 2120, and 2130. This isolation of cells 2110, 2120 and 2130 can occur by patterning and etching layer 155 after doping layer 155 with the second type of dopant (that is, after step 1724) and before providing conductive layer 170 (that is, before step 1726). In such an embodiment, layer 155 can be etched completely through or through substantially all of layer 155 to form gaps located at lines 2150 and 2160. Before step 1726, an insulator material can be deposited in the volume of cells 2110, 2120 and 2130 where layer 155 was completely or substantially removed. This insulator material can help to prevent or avoid electrical “cross-talk” between two or more of cells 2110, 2120 and 2130 once conductive layer 170 is deposited. That is, the insulator material can prevent electrically shorting two adjacent cells 2110, 2120 and 2130 in module 2100. The insulator material can comprise silicon dioxide (SiO2), for example. Another example of an insulator material is a polyimide. The insulator material can be deposited using a sol-gel deposition technique, for example.
Once conductive layer 170 is deposited at step 1726 and after etching layer 155 and depositing an insulator in the gap left by the removed portions of layer 155, layer 170 can be selectively etched at step 1728 so as to electrically connect a first region 2111, 2121 or 2131 of one cell 2110, 2120 or 2130 with a third region 2113, 2123 and 2133 of another cell 2110, 2120 or 2130. Once created, contacts 2150 and 2160 connect a third region in one cell 2110, 2120 or 2130 with a first region in another cell 2110, 2120 or 2130. For example, as illustrated in
By connecting a p-type region of one cell to a n-type region of the next cell (for example, by etching layer 170 so as to electrically connect a first region 2111, 2121 or 2131 of one cell 2110, 2120 or 2130 with a third region 2113, 2123 and 2133 of another cell 2110, 2120 or 2130), adjacent cells can be electrically connected in a series. As a result, a PV module can be formed that sums the output voltages of individual cells 2110, 2120 or 2130 to generate a total module output voltage.
In accordance with one or more embodiments of the presently described invention, most, if not all of the needs in the art outlined above are met. First, embodiments of the presently described invention reduce the cost for manufacturing PV cells and modules. The expensive and time-consuming methods of manufacturing PV cells and modules using electronic-grade semiconductor wafers are avoided without sacrificing the quality of the semiconductor film in the PV cell or module. By depositing an amorphous or microcrystalline semiconductor film instead of utilizing a wafer to create a cell or module, the film can be deposited or established much more quickly and cheaply, and can dramatically reduce the amount of costly semiconductor material used in the cell or module.
Second, by utilizing a relatively thin semiconductor film and quickly or rapidly annealing the films using e-beams to increase the crystallinity of the film in accordance with an embodiment of the presently described invention, a cheaper substrate can be used when compared to existing systems in which substrates that are capable of withstanding high temperatures must be used. For example, in existing systems and methods, substrates such as quartz or fused silica needs to be used as these substrates can withstand the temperatures required for increasing the crystallinity in semiconductor layers. These temperatures can exceed 750-2000° C., which is considerably larger than the melting temperature of the various substrates that can be used in accordance with one or more embodiments of the presently described invention. Using one or more embodiments of the presently described invention, a lower cost substrate can be used as the substrate is less likely to be damaged by the temperatures required to increase the crystallinity of the semiconductor layer (that is, layer 155).
Third, by placing both the n- and p-type contacts on the top of the semiconductor film (that is, layer 155), potential damage to an underlying electrode layer during step 1716 is avoided. In addition, the top conductive layer (that is, layer 170) can be made thick enough to mitigate series resistance losses in the contacts. In contrast, in existing thin-film solar modules, one or more contacts are transparent and cannot be made arbitrarily thick without incurring parasitic absorption losses.
Finally, by utilizing an insulating substrate (that is, substrate 110) to carry the semiconductor material (that is, layers 150 and 155), the process of making a PV module from a PV cell is greatly simplified because electrically interconnecting adjacent cells can be accomplished in the same step as the electrical contact definition. In contrast, in existing wafer-based modules, the contacts of adjacent wafers must be soldered together using an extra cumbersome manufacturing step.
While particular elements, embodiments and applications of the presently described invention have been shown and described, it is understood that the presently described invention is not limited thereto since modifications may be made by those skilled in the technology, particularly in light of the foregoing teaching. It is therefore contemplated by the appended claims to cover such modifications and incorporate those features that come within the spirit and scope of the presently described invention.
This application is a nonprovisional utility application that claims priority benefit of copending U.S. Provisional Patent application Ser. Nos. 60/932,374 (the “'374 application”), 60/932,389 (the “'389 application”), 60/932,395 (the “'395 application”) and 60/847,475 (the “'475 application). The '374 application was filed on May 31, 2007, and is entitled “Method of Annealing a Large Area Semiconductor Film Using Electron Beams.” The '389 application was filed on May 31, 2007, and is entitled “Method of Producing a Microcrystalline Silicon Film for Photovoltaic Cells.” The '395 application was filed on May 31, 2007, and is entitled “Method of Producing a Photovoltaic Module.” The '475 application was filed on Sep. 27, 2006, and is entitled “Back Contact Device for Photovoltaic Cells.” The entire disclosures of the '375, '389, '395 and '475 applications are incorporated by reference herein in their entirety.
Number | Date | Country | |
---|---|---|---|
60932374 | May 2007 | US | |
60932389 | May 2007 | US | |
60932395 | May 2007 | US | |
60847475 | Sep 2006 | US |