Information
-
Patent Grant
-
6788131
-
Patent Number
6,788,131
-
Date Filed
Thursday, May 15, 200321 years ago
-
Date Issued
Tuesday, September 7, 200420 years ago
-
Inventors
-
Original Assignees
-
Examiners
Agents
- Finnegan, Henderson, Farabow, Garrett & Dunner, L.L.P.
-
CPC
-
US Classifications
Field of Search
US
- 327 124
- 327 530
- 327 534
- 327 535
- 327 537
- 327 538
- 327 539
- 327 540
- 327 541
- 327 543
- 327 545
- 327 546
-
International Classifications
-
Abstract
A circuit for providing a reference voltage that includes a chopping circuit for generating a voltage level, a converter coupled to the chopping circuit for converting an input voltage into a digital output based on the voltage level, and generating a first output in a predetermined period, and a second output in a subsequent second predetermined period, a controller for controlling the chopping circuit such that the chopping circuit generates the voltage level in a same period as the predetermined period, a first register coupled to the converter for storing the first output, a second register coupled to the converter for storing the second output, and a combiner for combining the first and the second outputs.
Description
DESCRIPTION OF THE INVENTION
1. Field of the Invention
This invention relates in general to a bandgap circuit and, more particularly, to a bandgap circuit for providing a reference voltage.
2. Background of the Invention
Bandgap circuits have conventionally been used to provide a reference voltage by which an input voltage is measured. An example of a conventional bandgap circuit is illustrated in FIG.
1
.
Referring to
FIG. 1
, a bandgap circuit
10
generally includes a chopping circuit
12
for generating a voltage level, and a filter circuit
14
to filter out offset noises generated from an offset voltage in chopping circuit
12
as the result of asymmetric fabrication processes. Filter circuit
14
includes a resistor (R) coupled in parallel to a capacitor (C), both of which contribute to the relative large chip area occupied by conventional bandgap circuits. The trend in modem semiconductor processing, of course, if toward smaller chip size. This cannot be obtained with conventional filter circuit
14
.
Bandgap circuit
10
may also include an operational amplifier
16
for amplifying a filtered voltage level. Operational amplifier
16
is coupled to an analog-to-digital converter (“CADCS”)
18
that converts an analog input voltage V
i
, controlled by the amplified voltage from operational amplifier
16
, to a digital output at a predetermined frequency, for example, ranging from 1 KHz to 10 KHz. However, chopping circuit
12
generally includes metal-oxide-semiconductor (“MOS”) switches (not shown) that operate at a high switching frequency, for example, 200 KHz. The discrepancy between the converter's working frequency and the MOS switch's switching frequency may result in “chopping noises” in the reference voltage provided by bandgap circuit
10
.
SUMMARY OF THE INVENTION
Accordingly, the present invention is directed to a bandgap circuit that obviates one or more of the problems due to limitations and disadvantages of the related art.
To achieve these and other advantages, and in accordance with the purpose of the invention as embodied and broadly described, there is provided a circuit for providing a reference voltage that includes a chopping circuit for generating a voltage level, a converter coupled to the chopping circuit for converting an input voltage into a digital output based on the voltage level, and generating a first output in a predetermined period, and a second output in a subsequent second predetermined period, a controller for controlling the chopping circuit such that the chopping circuit generates the voltage level in a same period as the predetermined period, a first register coupled to the converter for storing the first output, a second register coupled to the converter for storing the second output, and a combiner for combining the first and the second outputs.
In one aspect, the controller provides a clock signal having a same period as the predetermined period to the chopping circuit.
In another aspect, the controller synchronizes the converter with the chopping circuit by providing a signal to initiate the converter.
Also in accordance with the present invention, there is provided a circuit for providing a reference voltage that includes a chopping circuit for generating a voltage level (V
0
), an analog-to-digital converter coupled to the chopping circuit for converting an input voltage (V
in
) into a digital out based on the voltage level, and generating a first output (V
1
) of N bits in a first predetermined period, and a second output (V
2
) of N bits in a subsequent second predetermined period, a controller for synchronizing the chopping circuit and the converter by providing a clock to the chopping circuit and simultaneously a signal to initiate the converter such that the chopping circuit generates the voltage level in a same period as the predetermined period, a first register coupled to the converter for storing the first output, a second register coupled to the converter for storing the second output, and a combiner for combining the first and the second outputs and providing the reference voltage.
Sill in accordance with the present invention, there is provided a method of providing a reference voltage that includes providing a chopping circuit, generating a voltage level through the chopping circuit, converting an input voltage into a digital form based on the voltage level, defining a first predetermined period, defining a second predetermined period, generating a first output of the input voltage in the first predetermined period, generating a second output of the input voltage in the second predetermined period, providing a clock to the chopping circuit, generating the voltage level in a same period as the first predetermined period, and combining the first and the second outputs to form the reference voltage.
Additional objects and advantages of the invention will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The objects and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate several embodiments of the invention and together with the description, serve to explain the principles of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
In the drawings:
FIG. 1
shows a schematic diagram of a conventional bandgap circuit; and
FIG. 2
shows a circuit diagram of a bandgap circuit in accordance with one embodiment of the present invention.
DESCRIPTION OF THE EMBODIMENTS
Reference will now be made in detail to the present embodiment of the invention, an example of which is illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
FIG. 2
shows a circuit diagram of a bandgap circuit
30
in accordance with one embodiment of the present invention. Referring to
FIG. 2
, bandgap circuit
30
includes a chopping circuit
32
, a converter
34
, a controller
36
, a first register
38
-
1
, a second register
38
-
2
and a combiner
40
. Chopping circuit
32
includes a proportional-to-absolute-temperature (PTAT) circuit
42
that includes a first transistor Q
1
, a second transistor Q
2
, a first resistor R
1
coupled to an emitter (not numbered) of first transistor Q
1
, a second resistor R
2
coupled at one end to an emitter (not numbered) of second transistor Q
2
, and a third resistor R
3
coupled to the other end of second resistor R
2
. One of transistors Q
1
and Q
2
has a greater collector area than the other. In one embodiment, second transistor Q
2
has a greater area than that of first transistor Q
1
. Specifically, second transistor Q
2
has an area that is nth multiple of the area of first transistor Q
1
, wherein n is greater than 1. In one embodiment, resistors R
1
and R
3
are approximately 20 KΩ, and resistor R
2
is approximately 2 kΩ.
PTAT circuit
42
provides a PTAT voltage (ΔV
BE
) across resistor R
2
, the voltage of which is calculated as follows:
Δ
V
BE
=V
T
×In
(
m
)
if a first-order linearity is taken into consideration, and wherein ΔV
BE
is the voltage difference between V
BE
, a voltage across a base and an emitter of first transistor Q
1
, and ΔV
BE
′, a voltage across a base and an emitter of second transistor Q
2
, V
T
represents a threshold voltage of transistor Q
1
or Q
2
, and m is the ratio between the size of transistors Q
1
and Q
2
.
Chopping circuit
32
generally includes a first and second metal-oxide-semiconductor (“MOS”) switches
32
-
1
and
32
-
2
, and first and second amplifiers
32
-
3
and
32
-
4
. An offset voltage (V
OS
) may be formed in chopping circuit
32
due to asymmetric fabrication processes. Therefore, the output of chopping circuit
32
may be amplified by a third amplifier
44
to produce a voltage level (V
0
) the level to which is calculated as follows:
V
0
=V
BE
+R
1
/R
2
×[V
OS
+V
T
×In
(
m
)], given that
R
1
=R
3
Referring again to
FIG. 2
, converter
34
converts an input voltage (V
in
) into a digital output based on voltage level V
0
in a predetermined period. In one embodiment, converter
34
is an analog-to-digital converter and provides an N-bit digital output in one the predetermined period. The predetermined period is generally the duration converter
34
requires to attain conversion.
Controller
36
issues a signal (START) to converter
34
to initiate a conversion action, and simultaneously provides a clock signal (CLK) to chopping circuit
32
to initiate a switching action. Once the conversion action is completed, converter
34
issues a signal (EOC) to controller
36
to indicate an end of the conversion process. Clock signal CLK has the same period as the predetermined period.
In operation, controller
36
synchronizes the switching action of chopping circuit
32
and the conversion action of converter
34
. Controller
36
provides a first pulse of the clock to chopping circuit
32
and simultaneously a signal START signal to converter
34
. Converter
34
generates a first output (V
1
) during a first period, and sends a signal EOC to controller
36
. In response to signal EOC, controller
36
issues another START signal to converter
34
and simultaneously provides a second pulse of the clock to chopping circuit
32
. Converter
34
then generates a second output (V
2
) in a second period after the first period. First output V
1
is a quantified value of V
in
/[(V
0
+(R
1
/R
2
)V
OS
)/2
N
], and second output V
2
is a quantified value of V
in
/[(V
0
−(R
1
/R
2
)V
os
)/2
N
]. The values of V
1
and V
2
are different due to the existence of offset voltage V
OS
.
First and second registers
38
-
1
and
38
-
2
respectively store first output V
1
and second output V
2
. In response to a signal from controller
36
, first and second registers
38
-
1
and
38
-
2
provide the stored first output V
1
and second output V
2
to combiner
40
. In one embodiment, combiner
40
includes an adder and a divider, and generates a reference voltage (V
ref
) according to the following:
V
ref
=2/(1
/V
1
+1
V
2
).
The present invention therefore also provides a method of generating a reference voltage. The method begins with generating a voltage level by using a chopping circuit. Subsequently, an input voltage is converted into a digital output based on the voltage level. A first output of the input voltage is generated in a predetermined period, and a second output of the input voltage is generated in a subsequent predetermined period. The method then provides a clock signal to the chopping circuit such that the chopping circuit generates the voltage level in the same period as the predetermined period. The first and the second outputs are combined to form a reference voltage.
In one embodiment, the clock generates a plurality of pulses, and the step of generating the first output includes generating the first output in every odd pulses, e.g., the first, third, and fifth pulses, and the step of generating the second output includes generating the second output in every even pulses, e.g., the second, fourth and sixth pulses.
Other embodiments of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Claims
- 1. A circuit for providing a reference voltage, comprising:a chopping circuit for generating a voltage level; a converter coupled to the chopping circuit for converting an input voltage into a digital output based on the voltage level, and generating a first output in a predetermined period, and a second output in a subsequent second predetermined period; a controller for controlling the chopping circuit such that the chopping circuit generates the voltage level in a same period as the predetermined period; a first register coupled to the converter for storing the first output; a second register coupled to the converter for storing the second output; and a combiner for combining the first and the second outputs.
- 2. The circuit of claim 1, wherein the chopping circuit includes a proportional-to-absolute-temperature (PTAT) circuit for providing a PTAT voltage.
- 3. The circuit of claim 1, wherein the chopping circuit includes an offset voltage.
- 4. The circuit of claim 1, wherein the controller provides a clock signal having a same period as the predetermined period to the chopping circuit.
- 5. The circuit of claim 4, wherein the clock signal includes a plurality of pulses, and the converter generates the first output in every odd pulse, and generates the second output in every even pulse.
- 6. The circuit of claim 1, wherein the controller synchronizes the converter with the chopping circuit by providing a signal to initiate the converter.
- 7. The circuit of claim 1, wherein the combiner includes an adder and a divider.
- 8. A circuit for providing a reference voltage, comprising:a chopping circuit for generating a voltage level (V0); an analog-to-digital converter coupled to the chopping circuit for converting an input voltage (Vin) into a digital out based on the voltage level, and generating a first output (V1) of N bits in a first predetermined period, and a second output (V2) of N bits in a subsequent second predetermined period; a controller for synchronizing the chopping circuit and the converter by providing a clock to the chopping circuit and simultaneously a signal to initiate the converter such that the chopping circuit generates the voltage level in a same period as the predetermined period; a first register coupled to the converter for storing the first output; a second register coupled to the converter for storing the second output; and a combiner for combining the first and the second outputs and providing the reference voltage.
- 9. The circuit of claim 8, wherein the chopping circuit includes a proportional-to-absolute-temperature (PTAT) circuit comprising a first transistor having an emitter coupled to a resistor (R1), and a second transistor having an emitter coupled to a different resistor (R2).
- 10. The circuit of claim 8, wherein the chopping circuit includes metal-oxide-semiconductor switches.
- 11. The circuit of claim 9, wherein the chopping circuit includes an offset voltage (Vos).
- 12. The circuit of claim 8, wherein the clock signal having a same period as the predetermined period.
- 13. The circuit of claim 12, wherein the clock signal having a plurality of pulses, and the converter generates the first output in every odd pulses, and generates the second output in every even pulses.
- 14. The circuit of claim 11, wherein the first output is Vin[(V0+(R1/R2)Vos)/2N].
- 15. The circuit of claim 11, wherein the second output is Vin/[(V0−(R1/R2)Vos)/2N].
- 16. The circuit of claim 8, wherein the combiner generates a reference voltage having a value of 2/(1/V1+1/V2).
- 17. A method of providing a reference voltage, comprising:providing a chopping circuit; generating a voltage level through the chopping circuit; converting an input voltage into a digital form based on the voltage level; defining a first predetermined period; defining a second predetermined period; generating a first output of the input voltage in the first predetermined period; generating a second output of the input voltage in the second predetermined period; providing a clock to the chopping circuit; generating the voltage level in a same period as the first predetermined period; and combining the first and the second outputs to form the reference voltage.
- 18. The method of claim 17, wherein the clock includes a same period as the first predetermined period.
- 19. The method of claim 18, wherein the clock generates a plurality of pulses, and wherein the step of generating the first output includes generating the first output in every odd pulses.
- 20. The method of claim 18, wherein the clock generates a plurality of pulses, and wherein the step of generating the second output includes generating the second output in every even pulses.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6275098 |
Uehara et al. |
Aug 2001 |
B1 |
6462612 |
Roh et al. |
Oct 2002 |
B1 |