1. Field of the Invention
The present invention generally relates to a delta-sigma modulator, and more particularly to a continuous-time (CT) radio-frequency (RF) bandpass delta-sigma modulator.
2. Description of Related Art
A delta-sigma (ΔΣ) modulator or sigma-delta (ΔΣ) modulator is a feedback system that employs simple circuit blocks to achieve high-resolution output signals. The delta-sigma modulator is widely adapted to electronic circuits such as analog-to-digital converters (ADCs), digital-to-analog converters (DACs) or frequency synthesizers, and is highly attractive in wireless communications due to its simplicity and low-power consumption. The radio-frequency (RF) bandpass delta-sigma modulator is one type of delta-sigma modulator that is well adaptable, for example, to RF signal reception and subsequent digitization without frequency down-conversion.
In order to resolve the insufficient-control-variable problem, a multi-feedback DAC is adopted such that at the same input and output node two different DACs 20 and 22 are used, as shown in
Nevertheless, adoption of the multi-feedback DAC can cause a relatively serious problem of clock-jitter (e.g., clock-jitter effect). Clock-jitter affects the falling/rising times of the feedback DACs 20 and 22 (
For the reason that the conventional bandpass delta-sigma modulator cannot effectively solve both problems of insufficient control variables and the clock-jitter effect, a need has arisen to propose a novel bandpass delta-sigma modulator in order to overcome the aforementioned problems.
In view of the foregoing, it is an object of the embodiment of the present invention to provide a radio-frequency (RF) bandpass delta-sigma modulator with a digitally-assisted filter and a single digital-to-analog converter (DAC) feedback path. Compared to conventional bandpass delta-sigma modulators, the proposed embodiment uses fewer feedback DAC units and has better signal-to-noise ratio (SNR).
According to one embodiment, the bandpass delta-sigma modulator primarily includes a bandpass filtering circuit, an analog-to-digital converter (ADC), a digital lowpass filter (LPF) and a non-return-to-zero (NRZ) digital-to-analog converter (DAC). The bandpass filtering circuit bandpass filters an input signal. The ADC receives an output of the bandpass filtering circuit and generates an output quantization code. The digital LPF lowpasses the output quantization code. The NRZ DAC receives an output of the digital LPF and scales the value of the output quantization code by DAC coefficients to the bandpass filtering circuit.
In the embodiment, the delta-sigma modulator includes a bandpass filtering circuit 40 and an analog-to-digital converter (ADC) or quantizer 42 in the feedforward path, and includes a digitally-assisted filter 44 and a digital-to-analog converter (DAC) 46 in the feedback path. In the embodiment, the digitally-assisted filter 44 may be a digital filter, such as a digital lowpass filter (LPF).
Specifically, the bandpass filtering circuit 40 can be made of a number of series-connected bandpass filters 401. Each bandpass filter 401 may be, but is not limited to, an LC (inductor-capacitor) resonator. In general, a 2n-th order delta-sigma modulator has n bandpass filters 401. Every two neighboring bandpass filters 401 is inserted with an adder 403. The adder 403 adds the output of a preceding bandpass filter 401 (or adds an (analog) input signal Vin if the adder 403 is the first one), subtracts the output of the DAC 46, and then outputs the difference to a succeeding bandpass filter 401. The ADC (e.g., a quantizer) 42 receives the output of the bandpass filtering circuit 40, and then outputs its resultant (digital) output quantization code Dout. The LPF 44 receives the output quantization code Dout, and feeds its output to the DAC 46. The DAC 46 provides coefficients k2NN, k2(N−1)N . . . k2N to the n adders 403 of the bandpass filtering circuit 40 respectively in order to scale the value of the output quantization code. Compared to the conventional delta-sigma modulator such as that shown in
In a preferred embodiment, the DAC 46 is, but is not limited to, a non-return-to-zero (NRZ) DAC. The rationale for using the NRZ DAC, in this embodiment, over other types of DAC, e.g., the RZ DAC or HRZ DAC (
where T is a period.
In the embodiment, the transfer function of the digital LPF 44 may be expressed as
where kd is a predefined constant.
According to mathematical analysis, when the value of kd is equal to 1, the performance of the delta-sigma modulator of
In the embodiment, the time-domain representation of the digital LPF 44 may be expressed as:
y[n]=Q{x[n]+k
d
*y[n−1]}
where Q{ } represents a quantize-like behavior, y[n−1] is the previous LPF's output, y[n] is the present LPF's output, and x[n] is the present output of the ADC 42.
Table 1 shows an exemplary signal value flow of the digital LPF 44. A finite-state machine (FSM) may be adapted to simplify the implementation of the digital LPF.
According to the embodiment described above, the present embodiment may substantially reduce the sensitivity to clock-jitter.
Although specific embodiments have been illustrated and described, it will be appreciated by those skilled in the art that various modifications may be made without departing from the scope of the present invention, which is intended to be limited solely by the appended claims.