The present invention relates generally to a radio signal receiver for use in wireless communications, and more particularly, to a radio signal receiver employing bandpass sampling.
In wireless communication, the user signal to be transmitted is usually baseband signal with relatively low frequency and limited bandwidth, and in general can be expressed by two orthogonal components as I(t)+jQ(t). The spectrum can be illustrated as in
The receiver receives the RF signal from radio space through the antenna, and converts it into baseband digital signal centred at zero frequency so that the wanted user signal meeting the BER (Bit-Error-Rate) requirement can be recovered through further baseband processing. In current wireless communication systems, most equipments still employ conventional super heterodyne receiver, with architecture as shown in
During the procedure of converting the RF signal into baseband digital signal as shown in
To overcome the hardware constraints caused by using bulky devices such as IF filters, a solution is proposed to adopt ZIF (Zero-IF) receiver or direct conversion receiver architectures, to convert the RF signal directly into baseband signal by taking advantage of the LO signal having the same frequency as the RF carrier. Another solution is disclose d in US patent application document US20020181614A1, entitled “Sub -sampling RF receiver architecture”, issued on Dec. 5th, 2002. In this solution, after being bandpass filtered and low-noise amplified, the received RF signal is sampled and filtered by using bandpass-sampling method, to get the baseband signal. The received signal at the receiver is actually a bandpass signal in which a band-limited signal (shown in
wherein fc is the carrier frequency, B is the user signal bandwidth for modulating the carrier, and M is any natural number. In this way, the sampled signal will have a high-order spectrum component of the user signal near zero frequency or namely at fs/4. ADC 320 is used for converting the sampled signal into digital signal. The converted digital signal will be quadrature modulated in digital domain independently at digital mixers 330I and 330Q. Digital mixers 330I and 330Q are used for moving the signal spectrum at fs/4 to zero frequency, so that orthogonal user digital signals can be recovered after being filtered by the digital lowpass filters.
In this sub-sampling receiver architecture, the analog mixers and the IF filters are omitted, but two digital mixers are needed to implement the second frequency conversion to move the spectrum of the signal to be demodula fed into baseband. Furthermore, a very high sampling frequency (higher than twice the bandwidth of the bandpass signal) is normally required in order to avoid aliases in the receiver. In practical systems, such as GSM mobile phone, it's generally very difficult to remove interference completely through RF bandpass filter 220, so the input signal of the sampling circuit often contains wideband interference. Therefore, the clock signal selected in practical applications often has a frequency much higher than the theoretical value, which often leads to low efficiency. Additionally, AD (Analog-to-Digital) conversion is needed for the user signal modulated on the carrier of fs/4, so the performance of the AD converter must be high enough.
To further simplify the receiver architecture, a two -path sub-sampling receiver architecture is disclosed in patent document US20020181614A1, as shown in
wherein N is a natural number and a phase shift of 90 degree exists between the two paths of clock signals with frequency fi. In the architecture as shown in
In this two-path sub-sampling method, processing of the digital mixer in the first sub-sampling receiver is omitted and the baseband signal can be AD converted directly. However, when the sampling frequency is chosen, if N is even, the two paths will get the same result after the signal is sampled, and thus we can't obtain the separated orthogonal user signal s I(t) and Q(t). Furthermore, the method as how to separate the orthogonal user signals is not disclosed fully in the patent document.
With regard to the above modified receiver architecture, bulky devices such as IF filter, are not used any more, but it s fill fails to depart from the idea that the RF signal is first converted into baseband analog signal and then AD converted. In new wireless communication systems, many communication protocols and technologies are updated constantly, thus a better method an d apparatus is needed for converting the received radio signal into baseband digital signal.
In the present invention, wideband ADC is required to approach the receiving antenna as near as it can, and AD convert the RF signal directly, then various processing on the received signal should be implemented by programmable DSP (digital signal processing) devices as much as possible. DSP is flexible, costs less and is easy for integration, so this method can realize compatibility of multiple communication protocols and easy for technical upgrade.
Hence, based on analyzing the feasibility of the two-path sub-sampling method, this invention focuses on proposing a receiver architecture for AD converting the RF signal directly, and a specific method for recovering the wanted user signal as well.
One object of the present invention is to provide a simple bandpass sampling receiver architecture, for AD converting the RF signal directly, without resorting to analog mixers and digital mixers.
Another object of the present invention is to provide a simple bandpass sampling receiver architecture, for lowering the requirement for ADC performance as much as possible, and offer the method for recovering the orthogonal digital user signals.
A bandpass-sampling receiver is proposed for receiving RF signals, comprising: the first ADC, for converting the RF signal into the first path of digital signal under the control of the first sampling clock signal; the second ADC, for converting the RF signal into the second path of digital signal under the control of the second sampling clock signal; a signal separating unit, for separating the in-phase signal and the quadrature signal in the first path of digital signal and the second path of digital signal; wherein t he frequency of said first sampling clock signal and said second sampling clock signal is 1/N of the carrier frequency of said RF signal, and N is a natural number.
For a detailed description of the preferred embodiments of the invention, reference will now be made to the accompanying drawings in which:
To clearly describe the features of the present invention, a n analysis will first be given below to the feasible conditions of the two -path sub-sampling receiver architecture in theory, in conjunction with
If the user signal with bandwidth as B shown in
S(t)=I(t)cos(ωet+φ)−Q(t)sin(ωct+φ) (1)
where ωe=2πf is the circular frequency of the carrier, and φ is the initial phase of the carrier.
For ease to analyze the spectrum characteristic of the RF signal, some necessary mathematical transforms can be made to equation (1), and thus S(t) can be further expressed as two bandpass components S′(f) and S″(t) with central frequencies as fc and −fc respectively:
Its spectrum characteristic is shown in
When the RF signal is bandpass sampled, to avoid aliases, we can choose a clock signal with frequency as
The sampled signal spectrum equals to periodic continuation of the original RF signal spectrum (as shown in
Therefore, two-path bandpass sampling is necessary to sample the RF signal by using two clock signals at the same frequency but with different phases, to get the linear combination of two different orthogonal user signals, and then I(t) and Q(t) of the user signal can be obtained through the separation procedure. Additionally, signal spectrum exists at zero frequency after sampling, so ADC can be used to convert the sampled signal into digital signal.
Base on the above ideas, the architecture of the proposed bandpass sampling receiver is shown in
in order that the in-phase component I(t) and the quadrature component Q(t) keep almost constant during the period π. After the two AD converted digital sequences are filtered by digital lowpass filter 720 and digital lowpass filter 721 respectively, the zero frequency component (or namely the baseband digital signal) of the sampled digital sequences can be obtained. Finally, the two paths of baseband digital signals are sent to I/Q separator 730 for necessary digital signal processing, thus the two orthogonal components are separated and sent to subsequent DSP module 740, and the wanted user signal can be recovered through further processing, such as demodulation, decoding and etc.
In accordance with the architecture as shown in
where φ1 and φ2 are the initial phases of the carrier relative to the two paths of sampling clocks CLK1 and CLK2, φ2=φ1+ωcτ, and S1(f) and S2(f) represent the output signals of digital lowpass filters 720 and 721 respectively.
Meanwhile, if phase shift between CLK1 and CLK2 is 90 degree, that is
then
When N is even,
in equations (4) and (5), so equations (4) and (5) will be identical after being simplified, thus the wanted user signal cannot be recovered.
From the above analysis, only when ωeτ≠nπ, the user signal can be recovered with the two-path bandpass sampling method, wherein n is an integer. Therefore, ωeτ≠nπ is an indispensable condition to be met for the two-path bandpass sampling method.
When sin(φp2−φ1);o, i.e., φ2−φ1=ωcτ≠nπ, with some mathematical operations of (4) and (5), I(t) and Q(t) can respectively be represented as the linear combination of the output signals S1(f) and S2(t) of digital lowpass filters 720 and 721:
From equations (6) and (7), it can be known that I(t) and Q(t) are only related with the initial phases φ1 and φ2 of the carrier relative to CLK1 and CLK2, and the two baseband digital sequence signals S1 (f) and S2(t) obtained after lowpass filtering. Wherein only the relative initial phases φ1 and φ2 are unknown, so I/Q separator 730 still needs an inital phase computing module. After cell search procedure, the midamble signal and pilot signal sent by the transmitter at the sender side have become known signals for the receiver at the receive side, so the initial phase computing module can compute the initial phases φ1 and φ2 of the carrier, by using the midamble signal or pilot signal.
Specifically, assume that the I(f) and Q(t) of the received midamble signal or pilot signal are I0(t) and Q0(t), and after the received midamble signal or pilot signal is filtered by digital lowpass filters 720 and 721, the output signals are S10(t) and S20(t). Thus, from equations (4) and (5), we can get:
Then, φ1 and φ2 can be calculated from equations (8) and (9), as follows:
After the initial phase computing module determines φ1 and φ2, I/Q separator 730 can process the received S1(f) and S2(f) according to equations (6) and (7), to get I(t) and Q(t) of the wanted user signal. I/Q separator 730 is placed behind the ADC, so the processed signal is digital sequence. For ease of explanation in equations, signal is still represented in form of f(t).
The principle of the bandpass sampling receiver is analyzed above in conjunction with
according to the carrier frequency fc and user signal bandwidth B of the received RF signal; then, determining the relative delay τ between the sampling clocks of the two ADCs according to the necessary condition of the two -path bandpass sampling ωcτ≠nπ; afterwards, the receiver receives pilot signal or midamble signal from the transmitter, and determines the relative initial phases of the carrier in the initial phase computing un it in I/Q separator 730, according to equations (10) and (11); after the relative initial phases of the carrier are determined, the receiver can process the received signal in I/Q separator 730 according to equations (6) and (7) and by using the parameters computed in the above steps, to get two orthogonal digital components of the wanted user signal, and sends them to subsequent DSP unit 740 for further analysis.
In a preferred embodiment of the present invention, in order to further simplify the I/Q separation procedure, the relative delay τ between the two paths of clock signals CLK1 and CLK2 can be further constrained to satisfy
To ensure the relative delay τ between CLK1 and CLK2 can meet condition that
if assuming
the relative delay
wherein Tc is the carrier cycle, and two sampling clock signals can be generated readily with the method as shown in
After the RF signal is sampled with the two paths of clock signals satisfying the condition
equations (6) and (7) can be further simplified.
Q(I)+jI(t)=[S2(t)+jS1(t)][cos(φ1)+j sin(φ1)]=[S2(t)+jS1(t)]ejφ1 (17)
According to equations (12) to (17), I(t) and Q(t) are only related with the initial phase A, of the RF carrier relative to CLK1 and the two lowpass filtered baseband digital sequence signals S1 and S2, wherein only 1001 is unknown. Thus, the initial phase computing unit in I/Q separator 730 can compute the relative initial phase φ1 of the carrier by taking advantage of the known midamble signal or pilot signal, with equation (10).
After φ1 is computed in the initial phase computing unit, I/Q separator 730 can process the received S1(t) and S2(t) with equations (12) and (13) or (15) and (16), to compute I(t) and Q(t) of the user signal.
According to equations (14) and (17), I(t) and Q(t) of the user signal can be obtained by rotating the sampled sequence with a certain phase q),. This sampling method is equivalent in effect to the method of using orthogonal carrier signal to quadrature modulate the received signal, and that's why this sampling method is called quadrature bandpass sampling.
In the I/A separation procedure in the above -mentioned preferred embodiment, if the two clock signals are synchronized with the carrier with specific phase relationship as
the I/Q separation procedure can be further simplified, and the orthogonal user signals can be obtained directly from the sampled sequences. But in different situations, there may be sign change between the orthogonal user signals and the output signal of the digital filter, specifically as follows:
When
is computed by the initial phase determining unit, I/Q separator 730 can recover the user signal with equations (19-26) under different conditions: using two paths of baseband digital signals as the real part and imaginary part of the complex signal; rotating the phase of the complex signal with n times 90 degree, and then taking the real part and imaginary part of the complex signal as the corresponding separated in-phase signal and the quadrature signal respectively, to simplify the l/Q separation procedure at most.
The aforementioned I/Q separator and the initial phase computing unit therein can be implemented in software, or in specific hardware to implement the algorithms in the equations, or in combination of both.
Beneficial Results of the Invention
As described above, with regard to the bandpass sampling receiver as proposed in the present invention, the baseband signal can be obtained by AD converting the RF signal with bandpass sampling method, and thus this leads to omission of analog mixers and IF filters that are usually bulky, power consuming and difficult to be integrated, which greatly simplifies the receiver. architecture, and avoids problems like nonlinear effects, image frequency interference, DC offset and mixer noise in conventional receivers. With bandpass sampling techniques, the sampling frequency can be significantly lower than the carrier frequency, thus the requirement for ADC's performance can be lowered. The present invention also overcomes the deficiency of two-path sampling methods in prior art, and the proposed receiver architecture can be applied in various situations through setting the delay X between two sampling clock signals to meet the condition ωeτ≠nπ. Moreover, when weτ=(2± 1/2)π, the computation procedure for I/Q separation can be simplified, especially when the sampling clock signals are phase synchronized with the carrier signal and
the orthogonal components of the user signal can be obtained directly from the sampled signal, which can further simplify the computation procedure for I/Q separation. The details of I/Q separation are also offered in the present invention, which is of great help for the proposed receiver to be applied practically.
It is to be understood by those skilled in the art that the bandpass sampling receiver as disclosed in this invention can be modified considerably without departing from the spirit and scope of the invention as defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2003012250 | Dec 2003 | CN | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB04/52611 | 12/1/2004 | WO | 8/2/2006 |