Kuehlmann, A. et al. "Timing Analysis in High-Level Synthesis," Proceedings of the IEEE/ACM International Conference on Computer AI Design (ICCAD), Santa Clara, CA., Nov. 8-12, 1992, pp. 349-354. |
Gajski, D.D. et al. "Introduction to High-Level Synthesis," IEEE Design & Test of Computers, vol. 11, No. 4, Dec. 21, 1994, pp. 44-54. |
Baldwin, D. et al. "Constraint Sensitive Scheduling in RASP, "SIGDA Newsletter, vol. 21, No. 2, Oct. 1, 1991, pp. 50-59. |
Narayan, S. et al. "System Clock Estimation Based on Clock Stack Minimization," Proceedings of the European Design Automation Conference (EURO-DAC), Hamburg, Sep. 7-10, 1992, pp. 66-71. |
Camposano, R. "Path-Based Scheduling for Synthesis," IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, vol. 10, No. 1, Jan. 1, 1991, pp. 85-93. |
Raul Camposano, "Design Process Model in the Yorktown Silicon Compiler," Proceedings of the 25th ACM/IEEE Design Automation Conference, 1988, pp. 489-494. |
Brian Ebert et al., "SeeSaw: A Verilog Synthesis Viewer," 2nd Annual International Verilog HDL Conference. Design Excellence for Today and Tomorrow; Santa Clara, CA, Mar. 2, 1993, pp. 55-60. |
Milind Girkar et al., "Optimization of Data/Control Conditions in Task Graphs," publication date unknown, pp. 1-15. |
Brent Gregory et al., "ISIS: A System for Performance Driven Resource Sharing," Proceedings of the 29th ACM/IEEE Design Automation Conference, Jun. 1992, pp. 285-290. |
Michael C. McFarland et al., "The High-Level Synthesis of Digital Systems," Proceedings of the IEEE, vol. 78, No. 2, Feb. 1990, pp. 301-318. |
Monica Sin-Ling Lam, "A Systolic Array Optimizing Compiler," May 1987, pp. 1-138. |
Leon Stok, "False Loops through Resource Sharing," IEEE, 1992, pp. 345-348. |