Claims
- 1. An intermediate structure from which a BICMOS integrated circuit can be constructed, comprising:an oxide film coating a first N-well; a polysilicon gate atop the oxide film; and a second N-well, isolated from the first N-well, and having a surface lacking substantial oxide and a P-type layer adjacent the surface and having a peak doping concentration within the P-type layer at less than 700 angstroms from its upper surface.
- 2. The intermediate structure according to claim 1 and further comprising a polysilicon emitter adjacent said surface.
- 3. The intermediate structure according to claim 2 further comprising a mesa atop which said polysilicon emitter is positioned.
- 4. A p-type region in a semiconductor device having a peak doping concentration within the P-type region at less than 700 angstroms from its upper surface, wherein the P-type region is a base of a bipolar transistor, and wherein the semiconductor device further comprises MOS transistors.
RELATED APPLICATIONS
This application is a continuation-in-part of patent application Ser. No. 08/331,235 filed on Oct. 25, 1994, now U.S. Pat. No. 5,516,718, which is a continuation of patent application Ser. No. 07/987,916 filed on Dec. 7, 1992, now abandoned.
This is a continuation of application Ser. No. 08/082,694 filed Jun. 28, 1993, now abandoned.
This is a continuation of application Ser. No. 08/378,310 filed Jan. 25, 1995, now abandoned.
US Referenced Citations (16)
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/378310 |
Jan 1995 |
US |
Child |
08/586365 |
|
US |
Parent |
08/082694 |
Jun 1993 |
US |
Child |
08/378310 |
|
US |
Parent |
07/987916 |
Dec 1992 |
US |
Child |
08/331235 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/331235 |
Oct 1994 |
US |
Child |
08/082694 |
|
US |