Paik, W., et al., “Low power logic design using push-pull pass-transistor logics,” Int. J. Electronics, 84(5):467-478, (1998). |
Partovi, H. and Draper, D., “A Regenerative Push-Pull Differential Logic Family,” in Proc. IEEE Int. Solid-State Circuits Conf., pp. 294-295; 356, (1994). |
Elliott, D.G., et al., “Computational RAM: Implementing Processors in Memory,” IEEE Design & Test of Computers, pp. 32-41 (1999). |
Childers, J. and Reinecke, P., “Serial Video Processor,” IEEE Custom Integrated Circuits Conferencepp. 17.3.1-17.3.4 (1990). |
Yamashita, N., et al., “A 3.84 GIPS Integrated Memory Array Processor with 64 Processing Elements and a 2-Mb SRAM,” IEEE Journal of Solid-State Circuits 29(11):1336-1343 (1994). |
Kimura, T., et al., “Design of 1.28-GB/s High Bandwidth 2-Mb SRAM for Integrated Memory Array Processor Applications,” IEEE Journal of Solid-State Circuits 30(6):637-643 (1995). |
Gealow, J.C. and Sodini, C.G., “A Pixel-Parallel Image Processor Using Logic Pitch-Matched to Dynamic Memory,” IEEE Journal of Solid-State Circuits 34(6):831-839 (1999). |
Yamashita, H. and Sodini, C.G., “A 128×128 CMOS Imager with 4×128 Bit-Serial Column-Parallel PE Array,” in Proc. IEEE Int. Solid-State Circuits Conf., pp. 96-97 (2001). |