Bi-directional power supply signal based linear amplifier

Information

  • Patent Grant
  • 9178472
  • Patent Number
    9,178,472
  • Date Filed
    Monday, February 10, 2014
    10 years ago
  • Date Issued
    Tuesday, November 3, 2015
    9 years ago
Abstract
Circuitry, which includes a linear amplifier, is disclosed. The linear amplifier has a linear amplifier output and includes an input amplifier stage and an output amplifier stage. The output amplifier stage at least partially provides an envelope power supply voltage to a radio frequency (RF) power amplifier (PA) via an envelope power supply output using a selected one of a group of linear amplifier power supply signals. The group of linear amplifier power supply signals includes at least a first bi-directional power supply signal. The input amplifier stage selects the one of the group of linear amplifier power supply signals based on the envelope power supply voltage and a setpoint of the envelope power supply voltage.
Description
FIELD OF THE DISCLOSURE

Embodiments of the present disclosure relate to linear amplifier based power supplies and radio frequency (RF) power amplifiers, both of which may be used in RF communication systems.


BACKGROUND

As wireless communications technologies evolve, wireless communications systems become increasingly sophisticated. As such, wireless communications protocols continue to expand and change to take advantage of the technological evolution. As a result, to maximize flexibility, many wireless communications devices must be capable of supporting any number of wireless communications protocols, each of which may have certain performance requirements, such as specific out-of-band emissions requirements, linearity requirements, or the like. Further, portable wireless communications devices are typically battery powered and need to be relatively small, and have low cost. As such, to minimize size, cost, and power consumption, RF circuitry in such a device needs to be as simple, small, and efficient as is practical. Thus, there is a need for RF circuitry in a communications device that is low cost, small, simple, and efficient.


SUMMARY

Circuitry, which includes a linear amplifier, is disclosed according to one embodiment of the present disclosure. The linear amplifier has a linear amplifier output and includes an input amplifier stage and an output amplifier stage. The output amplifier stage at least partially provides an envelope power supply voltage to a radio frequency (RF) power amplifier (PA) via an envelope power supply output using a selected one of a group of linear amplifier power supply signals. The group of linear amplifier power supply signals includes at least a first bi-directional power supply signal. The input amplifier stage selects the one of the group of linear amplifier power supply signals based on the envelope power supply voltage and a setpoint of the envelope power supply voltage.


Those skilled in the art will appreciate the scope of the disclosure and realize additional aspects thereof after reading the following detailed description in association with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIG. 1 shows an RF communications system according to one embodiment of the RF communications system.



FIG. 2 shows the RF communications system according to an alternate embodiment of the RF communications system.



FIG. 3 shows details of an envelope tracking power supply illustrated in FIG. 1 according to one embodiment of the envelope tracking power supply.



FIG. 4 shows details of the envelope tracking power supply illustrated in FIG. 1 according to an alternate embodiment of the envelope tracking power supply.



FIG. 5 shows details of the envelope tracking power supply illustrated in FIG. 1 according to an additional embodiment of the envelope tracking power supply.



FIG. 6 is a graph illustrating an RF transmit signal and an envelope power supply voltage shown in FIGS. 1 and 4, respectively, according to one embodiment of the RF transmit signal and the envelope power supply voltage.



FIG. 7A shows details of the linear amplifier power supply illustrated in FIG. 5 according to one embodiment of the linear amplifier power supply.



FIGS. 7B, 7C, and 7D show details of the linear amplifier power supply illustrated in FIG. 5 according to three different embodiment of the linear amplifier power supply, respectively.



FIG. 8 is a graph illustrated operating details of the envelope tracking power supply illustrated in FIG. 5 according to one embodiment of the envelope tracking power supply.



FIG. 9 shows details of the linear amplifier illustrated in FIG. 5 according to one embodiment of the linear amplifier.



FIG. 10 is a graph illustrated operating details of the envelope tracking power supply illustrated in FIG. 4 according to one embodiment of the envelope tracking power supply.



FIG. 11 shows details of the linear amplifier illustrated in FIG. 4 according to one embodiment of the linear amplifier.



FIG. 12 shows details of the envelope tracking power supply illustrated in FIG. 4 according to one embodiment of the envelope tracking power supply.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the disclosure and illustrate the best mode of practicing the disclosure. Upon reading the following description in light of the accompanying drawings, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


Circuitry, which includes a linear amplifier, is disclosed according to one embodiment of the present disclosure. The linear amplifier has a linear amplifier output and includes an input amplifier stage and an output amplifier stage. The output amplifier stage at least partially provides an envelope power supply voltage to a radio frequency (RF) power amplifier (PA) via an envelope power supply output using a selected one of a group of linear amplifier power supply signals. The group of linear amplifier power supply signals includes at least a first bi-directional power supply signal. The input amplifier stage selects the one of the group of linear amplifier power supply signals based on the envelope power supply voltage and a setpoint of the envelope power supply voltage.



FIG. 1 shows an RF communications system 10 according to one embodiment of the RF communications system 10. The RF communications system 10 includes RF transmitter circuitry 12, RF system control circuitry 14, RF front-end circuitry 16, an RF antenna 18, and a DC power source 20. The RF transmitter circuitry 12 includes transmitter control circuitry 22, an RF PA 24, an envelope tracking power supply 26, and PA bias circuitry 28.


In one embodiment of the RF communications system 10, the RF front-end circuitry 16 receives via the RF antenna 18, processes, and forwards an RF receive signal RFR to the RF system control circuitry 14. The RF system control circuitry 14 provides an envelope power supply control signal VRMP and a transmitter configuration signal PACS to the transmitter control circuitry 22. The RF system control circuitry 14 provides an RF input signal RFI to the RF PA 24. The DC power source 20 provides a DC source signal VDC to the envelope tracking power supply 26. The DC source signal VDC has a DC source voltage DCV. In one embodiment of the DC power source 20, the DC power source 20 is a battery.


The transmitter control circuitry 22 is coupled to the envelope tracking power supply 26 and to the PA bias circuitry 28. The envelope tracking power supply 26 provides an envelope power supply signal EPS to the RF PA 24 based on the envelope power supply control signal VRMP. The envelope power supply signal EPS has an envelope power supply voltage EPV. The DC source signal VDC provides power to the envelope tracking power supply 26. As such, the envelope power supply signal EPS is based on the DC source signal VDC. The envelope power supply control signal VRMP is representative of a setpoint of the envelope power supply signal EPS. In one embodiment of the envelope power supply control signal VRMP, the envelope power supply control signal VRMP is representative of a setpoint of the envelope power supply voltage EPV. The RF PA 24 receives and amplifies the RF input signal RFI to provide an RF transmit signal RFT using the envelope power supply signal EPS. The envelope power supply signal EPS provides power for amplification. In one embodiment of the RF PA 24, the RF PA 24 receives and amplifies the RF input signal RFI to provide the RF transmit signal RFT using the envelope power supply voltage EPV. The envelope power supply voltage EPV provides power for amplification.


The RF front-end circuitry 16 receives, processes, and transmits the RF transmit signal RFT via the RF antenna 18. In one embodiment of the RF transmitter circuitry 12, the transmitter control circuitry 22 configures the RF transmitter circuitry 12 based on the transmitter configuration signal PACS. In this regard, in one embodiment of the RF communications system 10, the RF communications system 10 communicates with other RF communications systems (not shown) using multiple communications slots, which may include transmit communications slots, receive communications slots, simultaneous receive and transmit communications slots, or any combination thereof. Such communications slots may utilize the RF transmit signal RFT, the RF receive signal RFR, other RF signals (not shown), or any combination thereof. In one embodiment of an RF communications slot, the RF communications slot is a time period during which RF transmissions, RF receptions, or both, may occur. Adjacent RF communications slots may be separated by slot boundaries, in which RF transmissions, RF receptions, or both, may be prohibited. As a result, during the slot boundaries, the RF communications system 10 may prepare for RF transmissions, RF receptions, or both.


The PA bias circuitry 28 provides a PA bias signal PAB to the RF PA 24. In this regard, the PA bias circuitry 28 biases the RF PA 24 via the PA bias signal PAB. In one embodiment of the PA bias circuitry 28, the PA bias circuitry 28 biases the RF PA 24 based on the transmitter configuration signal PACS. In one embodiment of the RF front-end circuitry 16, the RF front-end circuitry 16 includes at least one RF switch, at least one RF amplifier, at least one RF filter, at least one RF duplexer, at least one RF diplexer, the like, or any combination thereof. In one embodiment of the RF system control circuitry 14, the RF system control circuitry 14 is RF transceiver circuitry, which may include an RF transceiver IC, baseband controller circuitry, the like, or any combination thereof.



FIG. 2 shows the RF communications system 10 according to an alternate embodiment of the RF communications system 10. The RF communications system 10 illustrated in FIG. 2 is similar to the RF communications system 10 illustrated in FIG. 1, except in the RF communications system 10 illustrated in FIG. 2, the RF transmitter circuitry 12 further includes a digital communications interface 30, which is coupled between the transmitter control circuitry 22 and a digital communications bus 32. The digital communications bus 32 is also coupled to the RF system control circuitry 14. As such, the RF system control circuitry 14 provides the envelope power supply control signal VRMP (FIG. 1) and the transmitter configuration signal PACS (FIG. 1) to the transmitter control circuitry 22 via the digital communications bus 32 and the digital communications interface 30.



FIG. 3 shows details of the envelope tracking power supply 26 illustrated in FIG. 1 according to one embodiment of the envelope tracking power supply 26. The envelope tracking power supply 26 includes power supply control circuitry 34, a linear amplifier 36, and a switching supply 38. The power supply control circuitry 34 is coupled to the transmitter control circuitry 22, the linear amplifier 36 is coupled to the power supply control circuitry 34, and the switching supply 38 is coupled to the power supply control circuitry 34. The transmitter control circuitry 22 may forward the envelope power supply control signal VRMP to the power supply control circuitry 34.


Since the envelope power supply control signal VRMP is representative of the setpoint of the envelope power supply signal EPS, the power supply control circuitry 34 controls the linear amplifier 36 and the switching supply 38 based on the setpoint of the envelope power supply signal EPS. The linear amplifier 36 and the switching supply 38 provide the envelope power supply signal EPS, such that the linear amplifier 36 partially provides the envelope power supply signal EPS and the switching supply 38 partially provides the envelope power supply signal EPS. The switching supply 38 may provide power more efficiently than the linear amplifier 36. However, the linear amplifier 36 may provide the envelope power supply signal EPS more accurately than the switching supply 38. As such, the linear amplifier 36 regulates the envelope power supply voltage EPV (FIGS. 1 and 6) based on the setpoint of the envelope power supply voltage EPV (FIGS. 1 and 6), and the switching supply 38 operates to drive an output current from the linear amplifier 36 toward zero to maximize efficiency. In this regard, the linear amplifier 36 behaves like a voltage source and the switching supply 38 behaves like a current source.


As previously mentioned, in one embodiment of the RF communications system 10, the RF PA 24 receives and amplifies the RF input signal RFI to provide the RF transmit signal RFT using the envelope power supply signal EPS, which provides power for amplification. In one embodiment of the RF input signal RFI, the RF input signal RFI is amplitude modulated. As such, the RF transmit signal RFT is also amplitude modulated, as illustrated in FIG. 6. Since the amplitude of the RF transmit signal RFT is modulated, the amplitude of the RF transmit signal RFT traverses within an envelope of the RF transmit signal RFT. For proper operation of the RF PA 24, the envelope power supply voltage EPV (FIGS. 1 and 6) must be high enough to accommodate the envelope of the RF transmit signal RFT. However, to increase efficiency in the RF PA 24, the envelope power supply voltage EPV (FIGS. 1 and 6) may at least partially track the envelope of the RF transmit signal RFT. This tracking by the envelope power supply voltage EPV is called envelope tracking.


In this regard, since the envelope power supply control signal VRMP is representative of the setpoint of the envelope power supply signal EPS, the envelope power supply control signal VRMP may be received and amplitude modulated to provide at least partial envelope tracking of the RF transmit signal RFT by causing the envelope power supply voltage EPV (FIGS. 1 and 6) to be amplitude modulated.


In a first embodiment of the envelope power supply control signal VRMP, a bandwidth of the envelope power supply control signal VRMP is greater than about 10 megahertz. In a second embodiment of the envelope power supply control signal VRMP, the bandwidth of the envelope power supply control signal VRMP is greater than about 20 megahertz. In a third embodiment of the envelope power supply control signal VRMP, the bandwidth of the envelope power supply control signal VRMP is greater than about 30 megahertz. In a fourth embodiment of the envelope power supply control signal VRMP, the bandwidth of the envelope power supply control signal VRMP is greater than about 40 megahertz. In a fifth embodiment of the envelope power supply control signal VRMP, the bandwidth of the envelope power supply control signal VRMP is greater than about 50 megahertz. In an alternate embodiment of the envelope power supply control signal VRMP, the bandwidth of the envelope power supply control signal VRMP is less than about 100 megahertz.



FIG. 4 shows details of the envelope tracking power supply 26 illustrated in FIG. 1 according to an alternate embodiment of the envelope tracking power supply 26. The envelope tracking power supply 26 illustrated in FIG. 4 is similar to the envelope tracking power supply 26 illustrated in FIG. 3, except the envelope tracking power supply 26 illustrated in FIG. 4 further includes a linear amplifier power supply 40, an offset capacitance voltage control loop 44, an offset capacitive element CA, and an output filter capacitive element CO. Additionally, the switching supply 38 includes switching circuitry 42 and a first inductive element L1. The envelope tracking power supply 26 has an envelope power supply output PSO, such that the envelope power supply signal EPS is provided via the envelope power supply output PSO. As previously mentioned, the envelope power supply signal EPS has the envelope power supply voltage EPV.


The linear amplifier 36 has a feedback input FBI, a uni-directional power supply input USI, a first bi-directional power supply input BSI1, a second bi-directional power supply input BSI2, and a linear amplifier output LAO. The switching circuitry 42 has a switching circuitry output SSO. The linear amplifier 36 receives a uni-directional power supply signal UPS via the uni-directional power supply input USI. The linear amplifier 36 receives a first bi-directional power supply signal BPS1 via the first bi-directional power supply input BSI1. The linear amplifier 36 receives a second bi-directional power supply signal BPS2 via the second bi-directional power supply input BSI2. In general, the linear amplifier 36 receives a group of linear amplifier power supply signals BPS1, BPS2, UPS via a group of power supply inputs BSI1, BSI2, USI. In one embodiment of the linear amplifier 36, the linear amplifier 36 at least partially provides the envelope power supply voltage EPV via the linear amplifier output LAO.


In one embodiment of the group of linear amplifier power supply signals BPS1, BPS2, UPS, the group of linear amplifier power supply signals BPS1, BPS2, UPS includes at least the first bi-directional power supply signal BPS1. In general, the group of linear amplifier power supply signals BPS1, BPS2, UPS includes at least one bi-directional power supply signal. In an alternate embodiment of the group of linear amplifier power supply signals BPS1, BPS2, UPS, the group of linear amplifier power supply signals BPS1, BPS2, UPS includes the first bi-directional power supply signal BPS1, the second bi-directional power supply signal BPS2, and the uni-directional power supply signal UPS. In general, the group of linear amplifier power supply signals BPS1, BPS2, UPS includes one bi-directional power supply signal, another bi-directional power supply signal, and the uni-directional power supply signal UPS. In one embodiment of the uni-directional power supply signal UPS, the first bi-directional power supply signal BPS1, and the second bi-directional power supply signal BPS2, the uni-directional power supply signal UPS has the DC source voltage DCV (FIG. 1), the first bi-directional power supply signal BPS1 has the first bi-directional power supply voltage BPV1 (FIG. 8), which is equal to about one-third of the DC source voltage DCV (FIG. 1), and the second bi-directional power supply signal BPS2 has the second bi-directional power supply voltage BPV2 (FIG. 8), which is equal to about two-thirds of the DC source voltage DCV (FIG. 1).


In another embodiment of the group of linear amplifier power supply signals BPS1, BPS2, UPS (FIG. 5), the group of linear amplifier power supply signals BPS1, BPS2, UPS includes the first bi-directional power supply signal BPS1 and the uni-directional power supply signal UPS. In general, the group of linear amplifier power supply signals BPS1, BPS2, UPS includes one bi-directional power supply signal and the uni-directional power supply signal UPS.


The first bi-directional power supply signal BPS1 has a first bi-directional power supply voltage BPV1 (FIG. 10). The second bi-directional power supply signal BPS2 has a second bi-directional power supply voltage BPV2 (FIG. 10). The uni-directional power supply signal UPS has a uni-directional power supply voltage UPV. The first bi-directional power supply voltage BPV1 (FIG. 10) is higher than ground. The second bi-directional power supply voltage BPV2 is higher than the first bi-directional power supply voltage BPV1. The uni-directional power supply voltage UPV is higher than the second bi-directional power supply voltage BPV2. The linear amplifier power supply 40 provides the first bi-directional power supply signal BPS1 and the second bi-directional power supply signal BPS2 to the linear amplifier 36 using the DC source signal VDC. The DC source signal VDC provides the uni-directional power supply signal UPS.


The first inductive element L1 and the output filter capacitive element CO may form a low-pass filter to at least partially remove switching ripple produced by ripple current in the first inductive element L1. As such, the output filter capacitive element CO presents a reactive load to the envelope power supply output PSO. While the RF PA 24 (FIG. 1) may present a largely resistive load to the envelope power supply output PSO, a combination of the RF PA 24 (FIG. 1) and the output filter capacitive element CO may present a complex load to the envelope power supply output PSO.


The term bi-directional means energy may be transferred in two directions. For example, energy may be transferred into and out of each of the bi-directional power supply inputs BSI1, BSI2. Conversely, uni-directional means energy may be transferred in primarily only one direction. For example, energy is transferred primarily only to the linear amplifier 36 via the uni-directional power supply input USI. In one embodiment of the linear amplifier power supply 40, the linear amplifier power supply 40 at least partially functions as a reciprocal two-port network. As such, energy transfers into and out of the bi-directional power supply inputs BSI1, BSI2 resulting from a reactive portion of the load may at least partially cancel one another, thereby reducing a net current from the DC power source 20 (FIG. 1). Reducing the net current from the DC power source 20 (FIG. 1) increases efficiency of the envelope tracking power supply 26.


In the embodiment shown, the first inductive element L1 is directly coupled between the switching circuitry output SSO and the envelope power supply output PSO. In general, the switching circuitry output SSO is coupled to the envelope power supply output PSO via the first inductive element L1. As such, in other embodiments (not shown), the first inductive element L1 is coupled between the switching circuitry output SSO and the envelope power supply output PSO using other intervening elements (not shown).


In the embodiment shown, the offset capacitive element CA is directly coupled between the linear amplifier output LAO and the envelope power supply output PSO. In general, the linear amplifier output LAO is coupled to the envelope power supply output PSO via the offset capacitive element CA. As such, in other embodiments (not shown), the offset capacitive element CA is coupled between the linear amplifier output LAO and the envelope power supply output PSO using other intervening elements (not shown). In an alternate embodiment of the envelope tracking power supply 26, the offset capacitive element CA and the offset capacitance voltage control loop 44 are omitted, such that the linear amplifier output LAO is coupled to the envelope power supply output PSO. In an exemplary embodiment of the envelope tracking power supply 26, the offset capacitive element CA and the offset capacitance voltage control loop 44 are omitted, such that the linear amplifier output LAO is directly coupled to the envelope power supply output PSO.


In the embodiment shown, the first inductive element L1 is directly coupled between the switching circuitry output SSO and the feedback input FBI. In general, the switching circuitry output SSO is coupled to the feedback input FBI via the first inductive element L1. As such, in other embodiments (not shown), the first inductive element L1 is coupled between the switching circuitry output SSO and the feedback input FBI using other intervening elements (not shown). In one embodiment of the output filter capacitive element CO, the output filter capacitive element CO is coupled between the envelope power supply output PSO and a ground.


The linear amplifier 36 receives the envelope power supply voltage EPV via the feedback input FBI and drives the envelope power supply voltage EPV toward the setpoint of the envelope power supply voltage EPV using the feedback input FBI. In one embodiment of the linear amplifier 36, during envelope tracking, the linear amplifier 36 at least partially provides the envelope power supply voltage EPV to the RF PA 24 via the envelope power supply output PSO, such that the envelope power supply voltage EPV at least partially tracks the RF transmit signal RFT from the RF PA 24. In one embodiment of the switching supply 38, the switching supply 38 at least partially provides the envelope power supply voltage EPV via the envelope power supply output PSO.


An output voltage swing at the linear amplifier output LAO of the linear amplifier 36 is approximately between a source headroom voltage SRC (not shown) below the uni-directional power supply voltage UPV and a sink headroom voltage SNK (not shown) above the ground. However, during envelope tracking, the envelope power supply voltage EPV may traverse between an expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV and an expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV. Since the linear amplifier 36 drives the envelope power supply voltage EPV toward the setpoint of the envelope power supply voltage EPV, the linear amplifier 36 and the offset capacitive element CA must be able to drive between the expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV and the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV. However, the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV may be significantly above ground.


In this regard, without the offset capacitive element CA, the linear amplifier 36 would need an output voltage swing between the expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV and the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV. When the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV is significantly above the ground, the voltage drop between the linear amplifier output LAO and the ground is large, thereby degrading efficiency. However, by using the offset capacitive element CA, the voltage swing between the expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV and the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV may be shifted down at the linear amplifier output LAO.


In this regard, to maximize efficiency, the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV at the envelope power supply output PSO would be shifted down to about the sink headroom voltage SNK (not shown) above ground at the linear amplifier output LAO, and the expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV at the envelope power supply output PSO would be shifted down to about the source headroom voltage SRC (not shown) below the uni-directional power supply voltage UPV.


In one embodiment of the offset capacitance voltage control loop 44, the offset capacitive element CA has an offset capacitive voltage OSV, which is regulated by the offset capacitance voltage control loop 44. In one embodiment of the offset capacitance voltage control loop 44, the offset capacitive voltage OSV is regulated to be about constant. Further, in one embodiment of the offset capacitance voltage control loop 44, the offset capacitive voltage OSV is further regulated, such that an average DC current through the offset capacitive element CA is equal to about zero.


If the offset capacitive voltage OSV is too large, then the linear amplifier 36 will be unable to drive the linear amplifier output LAO low enough to provide the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV at the linear amplifier output LAO. Therefore, in one embodiment of the offset capacitance voltage control loop 44, the offset capacitance voltage control loop 44 regulates the offset capacitive voltage OSV, such that the offset capacitive voltage OSV is less than or equal to a difference between the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV and the sink headroom voltage SNK (not shown). In one embodiment of the sink headroom voltage SNK (not shown), the sink headroom voltage SNK (not shown) is equal to about 0.2 volts. If the expected minimum 48 (FIG. 6) of the envelope power supply voltage EPV is represented as EMN, the above requirement is shown in EQ. 1, below.

OSV<=EMN−SNK.  EQ. 1:


Additionally, a sum of the uni-directional power supply voltage UPV and the offset capacitive voltage OSV must be high enough to provide the expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV. In one embodiment of the envelope tracking power supply 26, the uni-directional power supply voltage UPV is greater than or equal to a sum of the source headroom voltage SRC (not shown) and a difference between the expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV and the offset capacitive voltage OSV. In one embodiment of the source headroom voltage SRC (not shown), the source headroom voltage SRC (not shown) is equal to about 0.1 volts. If the expected maximum 46 (FIG. 6) of the envelope power supply voltage EPV is represented as EMX, the above requirement is shown in EQ. 2, below.

UPV>=SRC+EMX−OSV.  EQ. 2:


In this regard, in one embodiment of the envelope tracking power supply 26, the offset capacitive voltage OSV is regulated to minimize a voltage drop between the linear amplifier output LAO and the ground when the linear amplifier 36 is sinking current. Further, in one embodiment of the envelope tracking power supply 26, the offset capacitive voltage OSV is regulated to minimize a voltage drop between the linear amplifier output LAO and the DC power source 20 (FIG. 1) when the linear amplifier 36 is sourcing current. Minimizing these voltage drops improves the efficiency of the envelope tracking power supply 26


The power supply control circuitry 34 is coupled to each of the linear amplifier 36, the linear amplifier power supply 40, the switching circuitry 42, and the offset capacitance voltage control loop 44. As such, in one embodiment of the power supply control circuitry 34, the power supply control circuitry 34 provides information and receives information from any or all of the linear amplifier 36, the linear amplifier power supply 40, the switching circuitry 42, and the offset capacitance voltage control loop 44, as needed. The switching supply 38 and the linear amplifier power supply 40 receive the DC source signal VDC from the DC power source 20 (FIG. 1).



FIG. 5 shows details of the envelope tracking power supply 26 illustrated in FIG. 1 according to an additional embodiment of the envelope tracking power supply 26. The envelope tracking power supply 26 illustrated in FIG. 5 is similar to the envelope tracking power supply 26 illustrated in FIG. 4, except in the envelope tracking power supply 26 illustrated in FIG. 5, the switching supply 38 further includes a second inductive element L2, the second bi-directional power supply input BSI2 and the second bi-directional power supply signal BPS2 are omitted, and the offset capacitance voltage control loop 44 is not shown for clarity. The linear amplifier 36 provides a linear amplifier output voltage LOV and a linear amplifier output current ILO via the linear amplifier output LAO.


In one embodiment of the switching supply 38, the switching supply 38 operates to drive the linear amplifier output current ILO toward zero to maximize efficiency. In one embodiment of the group of linear amplifier power supply signals BPS1, BPS2, UPS, the group of linear amplifier power supply signals BPS1, BPS2, UPS includes the uni-directional power supply signal UPS and the first bi-directional power supply signal BPS1. In general, the group of linear amplifier power supply signals BPS1, BPS2, UPS includes the uni-directional power supply signal UPS and one bi-directional power supply signal. In one embodiment of the group of linear amplifier power supply signals BPS1, BPS2, UPS, the group of linear amplifier power supply signals BPS1, BPS2, UPS is limited to the uni-directional power supply signal UPS and one bi-directional power supply signal. In one embodiment of the uni-directional power supply signal UPS and the first bi-directional power supply signal BPS1, the uni-directional power supply signal UPS has the DC source voltage DCV (FIG. 1) and the first bi-directional power supply signal BPS1 has the first bi-directional power supply voltage BPV1 (FIG. 8), which is equal to about one-half of the DC source voltage DCV (FIG. 1). In one embodiment of the DC power source 20 (FIG. 1), the DC power source 20 (FIG. 1) is a battery, which provides the uni-directional power supply signal UPS.


Further, in the envelope tracking power supply 26 illustrated in FIG. 4, the first inductive element L1 is directly coupled between the switching circuitry output SSO and the envelope power supply output PSO. However, in the envelope tracking power supply 26 illustrated in FIG. 5, the first inductive element L1 and the second inductive element L2 are coupled in series between the switching circuitry output SSO and the envelope power supply output PSO. As such, the first inductive element L1 is directly coupled between the switching circuitry output SSO and the feedback input FBI, and the second inductive element L2 is directly coupled between the feedback input FBI and the envelope power supply output PSO.


In one embodiment of the envelope tracking power supply 26, the series combination of the first inductive element L1 and the second inductive element L2 form a voltage divider, which provides a phase-shifted signal to the feedback input FBI. The voltage divider may compensate for bandwidth limitations in the linear amplifier 36, thereby providing improved regulation of the envelope power supply voltage EPV. The first inductive element L1 has a first inductance and the second inductive element L2 has a second inductance.


In a first embodiment of the first inductive element L1 and the second inductive element L2, a ratio of the first inductance divided by the second inductance is greater than ten. In a second embodiment of the first inductive element L1 and the second inductive element L2, a ratio of the first inductance divided by the second inductance is greater than 100. In a third embodiment of the first inductive element L1 and the second inductive element L2, a ratio of the first inductance divided by the second inductance is greater than 500. In a fourth embodiment of the first inductive element L1 and the second inductive element L2, a ratio of the first inductance divided by the second inductance is greater than 1000. In a fifth embodiment of the first inductive element L1 and the second inductive element L2, a ratio of the first inductance divided by the second inductance is less than 5000.



FIG. 6 is a graph illustrating the RF transmit signal RFT and the envelope power supply voltage EPV shown in FIGS. 1 and 4, respectively, according to one embodiment of the RF transmit signal RFT and the envelope power supply voltage EPV. During envelope tracking, the envelope tracking power supply 26 (FIG. 1) provides the envelope power supply voltage EPV to the RF PA 24 (FIG. 1) via the envelope power supply output PSO (FIG. 4), such that the envelope power supply voltage EPV at least partially tracks the RF transmit signal RFT from the RF PA 24 (FIG. 1), as shown in FIG. 6. In this regard, the RF transmit signal RFT is amplitude modulated and the envelope power supply voltage EPV at least partially follows an envelope of the RF transmit signal RFT, as shown. The envelope power supply voltage EPV has the expected maximum 46 and the expected minimum 48, as shown in FIG. 6.


In one embodiment of the envelope tracking power supply 26 (FIG. 1), the envelope power supply voltage EPV traverses between the expected maximum 46 and the expected minimum 48, such that the linear amplifier 36 toggles between operating in a first operating zone 54 (FIG. 8) and operating in a second operating zone 56 (FIG. 8). In an alternate embodiment of the envelope tracking power supply 26 (FIG. 1), the envelope power supply voltage EPV traverses between the expected maximum 46 and the expected minimum 48, such that the linear amplifier 36 cycles through operating in the first operating zone 54 (FIG. 10), operating in the second operating zone 56 (FIG. 10), and operating in a third operating zone 70 (FIG. 10).


In one embodiment of the envelope power supply voltage EPV and the RF transmit signal RFT, the expected maximum 46 of the envelope power supply voltage EPV is high enough to accommodate the envelope of the RF transmit signal RFT without causing significant distortion of the RF transmit signal RFT. In an alternate embodiment of the envelope power supply voltage EPV and the RF transmit signal RFT, the expected maximum 46 of the envelope power supply voltage EPV is low enough to cause clipping (not shown) of the envelope of the RF transmit signal RFT, thereby causing some distortion of the RF transmit signal RFT. However, if the distortion of the RF transmit signal RFT is small enough to allow compliance with communications standards, the clipping may be acceptable.



FIG. 7A shows details of the linear amplifier power supply 40 illustrated in FIG. 5 according to one embodiment of the linear amplifier power supply 40. The linear amplifier power supply 40 includes a charge pump 50 and a first supply capacitive element C1. The charge pump 50 receives the DC source signal VDC and provides the first bi-directional power supply signal BPS1 based on the DC source signal VDC. The first supply capacitive element C1 is coupled between the charge pump 50 and ground, as shown. In one embodiment of the charge pump 50, the charge pump 50 at least partially functions as a reciprocal two-port network.



FIGS. 7B, 7C, and 7D show details of the linear amplifier power supply 40 illustrated in FIG. 5 according to three different embodiment of the linear amplifier power supply 40, respectively. The linear amplifier power supply 40 illustrated in FIG. 7B includes the charge pump 50, the first supply capacitive element C1, and a second supply capacitive element C2. The charge pump 50 receives the DC source signal VDC and provides the first bi-directional power supply signal BPS1 and the second bi-directional power supply signal BPS2 based on the DC source signal VDC. The first supply capacitive element C1 and the second supply capacitive element C2 are coupled between the charge pump 50 and ground, as shown. In one embodiment of the charge pump 50, the charge pump 50 at least partially functions as a reciprocal two-port network.


The linear amplifier power supply 40 illustrated in FIG. 7C includes the first supply capacitive element C1 and the second supply capacitive element C2. The first supply capacitive element C1 provides the first bi-directional power supply signal BPS1 and the second supply capacitive element C2 provides the second bi-directional power supply signal BPS2, as shown. The first supply capacitive element C1 functions as a reciprocal two-port network and the second supply capacitive element C2 functions as a reciprocal two-port network. In an alternate embodiment of the linear amplifier power supply 40 illustrated in FIG. 7C, the second supply capacitive element C2 and the second bi-directional power supply signal BPS2 are omitted.


The linear amplifier power supply 40 illustrated in FIG. 7D includes a two flying capacitor-based charge pump 52, a first flying capacitive element CF1, a second flying capacitive element CF2, the first supply capacitive element C1, and the second supply capacitive element C2. The first flying capacitive element CF1 and the second flying capacitive element CF2 are coupled to the two flying capacitor-based charge pump 52, which charges and discharges each of the first flying capacitive element CF1 and the second flying capacitive element CF2 as needed to provide the first bi-directional power supply signal BPS1 and the second bi-directional power supply signal BPS2. The two flying capacitor-based charge pump 52 receives the DC source signal VDC and provides the first bi-directional power supply signal BPS1 and the second bi-directional power supply signal BPS2 based on the DC source signal VDC. The first supply capacitive element C1 and the second supply capacitive element C2 are coupled between the two flying capacitor-based charge pump 52 and ground, as shown. In one embodiment of the charge pump 50, the two flying capacitor-based charge pump 52 at least partially functions as a reciprocal two-port network. In an alternate embodiment of the linear amplifier power supply 40 illustrated in FIG. 7D, the second supply capacitive element C2 and the second bi-directional power supply signal BPS2 are omitted.



FIG. 8 is a graph illustrated operating details of the envelope tracking power supply 26 illustrated in FIG. 5 according to one embodiment of the envelope tracking power supply 26. The linear amplifier 36 (FIG. 4) operates in either the first operating zone 54 or the second operating zone 56. The linear amplifier 36 (FIG. 4) operates in the first operating zone 54 when the linear amplifier output voltage LOV (FIG. 5) is between ground and the first bi-directional power supply voltage BPV1. The linear amplifier 36 (FIG. 4) operates in the second operating zone 56 when the linear amplifier output voltage LOV (FIG. 5) is between the first bi-directional power supply voltage BPV1 and the uni-directional power supply voltage UPV.


When the setpoint of the envelope power supply voltage is above the envelope power supply voltage EPV (FIG. 4), the linear amplifier output current ILO (FIG. 5) needs to be a sourcing current to bring the envelope power supply voltage EPV (FIG. 4) into regulation. Therefore, when the linear amplifier 36 (FIG. 4) operates in the first operating zone 54, if there is sufficient source headroom voltage SRC (not shown), then the linear amplifier 36 (FIG. 4) uses the first bi-directional power supply signal BPS1 (FIG. 4) to provide the sourcing current. If there is insufficient source headroom voltage SRC (not shown), then the linear amplifier 36 (FIG. 4) uses the uni-directional power supply signal UPS (FIG. 4) to provide the sourcing current. Alternatively, when the linear amplifier 36 (FIG. 4) operates in the second operating zone 56, the linear amplifier 36 (FIG. 4) uses the uni-directional power supply signal UPS (FIG. 4) to provide the sourcing current.


When the setpoint of the envelope power supply voltage is below the envelope power supply voltage EPV (FIG. 4), the linear amplifier output current ILO (FIG. 5) needs to be a sinking current to bring the envelope power supply voltage EPV (FIG. 4) into regulation. Therefore, when the linear amplifier 36 (FIG. 4) operates in the first operating zone 54, the linear amplifier 36 (FIG. 4) uses ground to provide the sinking current. Alternatively, when the linear amplifier 36 (FIG. 4) operates in the second operating zone 56, if there is sufficient sink headroom voltage SNK (not shown), then the linear amplifier 36 (FIG. 4) uses the first bi-directional power supply signal BPS1 (FIG. 4) to provide the sinking current. If there is insufficient sink headroom voltage SNK (not shown), then the linear amplifier 36 (FIG. 4) uses ground to provide the sinking current.



FIG. 9 shows details of the linear amplifier 36 illustrated in FIG. 5 according to one embodiment of the linear amplifier 36. The linear amplifier 36 includes an input amplifier stage 58 and an output amplifier stage 60. The linear amplifier 36 has the feedback input FBI, the linear amplifier output LAO, the uni-directional power supply input USI, and the first bi-directional power supply input BSI1. The output amplifier stage 60 includes a first sourcing transistor element 62, a first sinking transistor element 64, a second sourcing transistor element 66, and a second sinking transistor element 68.


The first sinking transistor element 64 is coupled between the linear amplifier output LAO and ground. The first sourcing transistor element 62 is coupled between the linear amplifier output LAO and the uni-directional power supply input USI. The second sinking transistor element 68 is coupled between the linear amplifier output LAO and the first bi-directional power supply input BSI1. The second sourcing transistor element 66 is coupled between the linear amplifier output LAO and the first bi-directional power supply input BSI1. The first sourcing transistor element 62 may substantially source the linear amplifier output current ILO (FIG. 5) based on a first sourcing control signal HS1. The first sinking transistor element 64 may substantially sink the linear amplifier output current ILO (FIG. 5) based on a first sinking control signal LS1. The second sourcing transistor element 66 may substantially source the linear amplifier output current ILO (FIG. 5) based on a second sourcing control signal HS2. The second sinking transistor element 68 may substantially sink the linear amplifier output current ILO (FIG. 5) based on a second sinking control signal LS2.


The input amplifier stage 58 has an inverting input and a non-inverting input. The inverting input receives the envelope power supply voltage EPV (FIG. 4) via the feedback input FBI. The non-inverting input receives the envelope power supply control signal VRMP, which is representative of the setpoint of the envelope power supply voltage. The input amplifier stage 58 determines if the linear amplifier 36 should be sinking current or sourcing current based on a difference between the envelope power supply voltage EPV (FIG. 4) and the setpoint of the envelope power supply voltage.


Additionally, the input amplifier stage 58 receives the linear amplifier output voltage LOV (FIG. 5) via the linear amplifier output LAO. The input amplifier stage 58 further receives the uni-directional power supply signal UPS via the uni-directional power supply input USI and receives the first bi-directional power supply signal BPS1 via the first bi-directional power supply input BSI1. The input amplifier stage 58 determines which one of the first operating zone 54 (FIG. 8) and the second operating zone 56 (FIG. 8) is selected based on the linear amplifier output voltage LOV (FIG. 5), the uni-directional power supply signal UPS, and the first bi-directional power supply signal BPS1.


The input amplifier stage 58 provides a group of control signals HS1, LS1, HS2, LS2 to the output amplifier stage 60, such that each of the first sourcing transistor element 62, the first sinking transistor element 64, the second sourcing transistor element 66, and the second sinking transistor element 68 receives a corresponding one of the group of control signals HS1, LS1, HS2, LS2. The group of control signals HS1, LS1, HS2, LS2 are based on the linear amplifier output voltage LOV (FIG. 5), the envelope power supply control signal VRMP, and the one of the first operating zone 54 (FIG. 8) and the second operating zone 56 (FIG. 8) that is selected.


In this regard, the output amplifier stage 60 at least partially provides the envelope power supply voltage EPV (FIG. 4) to the RF PA 24 (FIG. 1) via the envelope power supply output PSO (FIG. 4) using a selected one of a group of linear amplifier power supply signals BPS1, UPS. The input amplifier stage 58 selects the selected one of a group of linear amplifier power supply signals BPS1, UPS based on the envelope power supply voltage EPV (FIG. 4) and the setpoint of the envelope power supply voltage.



FIG. 10 is a graph illustrated operating details of the envelope tracking power supply 26 illustrated in FIG. 4 according to one embodiment of the envelope tracking power supply 26. The linear amplifier 36 (FIG. 4) operates in one of the first operating zone 54, the second operating zone 56, and the third operating zone 70. The linear amplifier 36 (FIG. 4) operates in the first operating zone 54 when the linear amplifier output voltage LOV (FIG. 5) is between ground and the first bi-directional power supply voltage BPV1. The linear amplifier 36 (FIG. 4) operates in the second operating zone 56 when the linear amplifier output voltage LOV (FIG. 5) is between the first bi-directional power supply voltage BPV1 and the second bi-directional power supply voltage BPV2. The linear amplifier 36 (FIG. 4) operates in the third operating zone 70 when the linear amplifier output voltage LOV (FIG. 5) is between the second bi-directional power supply voltage BPV2 and the uni-directional power supply voltage UPV.


When the setpoint of the envelope power supply voltage is above the envelope power supply voltage EPV (FIG. 4), the linear amplifier output current ILO (FIG. 5) needs to be a sourcing current to bring the envelope power supply voltage EPV (FIG. 4) into regulation. Therefore, when the linear amplifier 36 (FIG. 4) operates in the first operating zone 54, if there is sufficient source headroom voltage SRC (not shown), then the linear amplifier 36 (FIG. 4) uses the first bi-directional power supply signal BPS1 (FIG. 4) to provide the sourcing current. If there is insufficient source headroom voltage SRC (not shown), then the linear amplifier 36 (FIG. 4) uses the second bi-directional power supply signal BPS2 (FIG. 4) to provide the sourcing current.


Alternatively, when the linear amplifier 36 (FIG. 4) operates in the second operating zone 56, if there is sufficient source headroom voltage SRC (not shown), then the linear amplifier 36 (FIG. 4) uses the second bi-directional power supply signal BPS2 (FIG. 4) to provide the sourcing current. If there is insufficient source headroom voltage SRC (not shown), then the linear amplifier 36 (FIG. 4) uses the uni-directional power supply signal UPS (FIG. 4) to provide the sourcing current. Further, when the linear amplifier 36 (FIG. 4) operates in the third operating zone 70, the linear amplifier 36 (FIG. 4) uses the uni-directional power supply signal UPS (FIG. 4) to provide the sourcing current.


When the setpoint of the envelope power supply voltage is below the envelope power supply voltage EPV (FIG. 4), the linear amplifier output current ILO (FIG. 5) needs to be a sinking current to bring the envelope power supply voltage EPV (FIG. 4) into regulation. Therefore, when the linear amplifier 36 (FIG. 4) operates in the first operating zone 54, the linear amplifier 36 (FIG. 4) uses ground to provide the sinking current. Alternatively, when the linear amplifier 36 (FIG. 4) operates in the second operating zone 56, if there is sufficient sink headroom voltage SNK (not shown), then the linear amplifier 36 (FIG. 4) uses the first bi-directional power supply signal BPS1 (FIG. 4) to provide the sinking current. If there is insufficient sink headroom voltage SNK (not shown), then the linear amplifier 36 (FIG. 4) uses ground to provide the sinking current. Further, when the linear amplifier 36 (FIG. 4) operates in the third operating zone 70, if there is sufficient sink headroom voltage SNK (not shown), then the linear amplifier 36 (FIG. 4) uses the second bi-directional power supply signal BPS2 (FIG. 4) to provide the sinking current. If there is insufficient sink headroom voltage SNK (not shown), then the linear amplifier 36 (FIG. 4) uses the first bi-directional power supply signal BPS1 (FIG. 4) to provide the sinking current.



FIG. 11 shows details of the linear amplifier 36 illustrated in FIG. 4 according to one embodiment of the linear amplifier 36. The linear amplifier 36 includes the input amplifier stage 58 and the output amplifier stage 60. The linear amplifier 36 has the feedback input FBI, the linear amplifier output LAO, the uni-directional power supply input USI, the first bi-directional power supply input BSI1, and the second bi-directional power supply input BSI2. The output amplifier stage 60 includes the first sourcing transistor element 62, the first sinking transistor element 64, the second sourcing transistor element 66, the second sinking transistor element 68, a third sourcing transistor element 72, and a third sinking transistor element 74.


The first sinking transistor element 64 is coupled between the linear amplifier output LAO and ground. The first sourcing transistor element 62 is coupled between the linear amplifier output LAO and the uni-directional power supply input USI. The second sinking transistor element 68 is coupled between the linear amplifier output LAO and the first bi-directional power supply input BSI1. The second sourcing transistor element 66 is coupled between the linear amplifier output LAO and the first bi-directional power supply input BSI1. The third sinking transistor element 74 is coupled between the linear amplifier output LAO and the second bi-directional power supply input BSI2. The third sourcing transistor element 72 is coupled between the linear amplifier output LAO and the second bi-directional power supply input BSI2.


The first sourcing transistor element 62 may substantially source the linear amplifier output current ILO (FIG. 5) based on the first sourcing control signal HS1. The first sinking transistor element 64 may substantially sink the linear amplifier output current ILO (FIG. 5) based on the first sinking control signal LS1. The second sourcing transistor element 66 may substantially source the linear amplifier output current ILO (FIG. 5) based on the second sourcing control signal HS2. The second sinking transistor element 68 may substantially sink the linear amplifier output current ILO (FIG. 5) based on the second sinking control signal LS2. The third sourcing transistor element 72 may substantially source the linear amplifier output current ILO (FIG. 5) based on a third sourcing control signal HS3. The third sinking transistor element 74 may substantially sink the linear amplifier output current ILO (FIG. 5) based on a third sinking control signal LS3.


The input amplifier stage 58 has the inverting input and the non-inverting input. The inverting input receives the envelope power supply voltage EPV (FIG. 4) via the feedback input FBI. The non-inverting input receives the envelope power supply control signal VRMP, which is representative of the setpoint of the envelope power supply voltage. The input amplifier stage 58 determines if the linear amplifier 36 should be sinking current or sourcing current based on a difference between the envelope power supply voltage EPV (FIG. 4) and the setpoint of the envelope power supply voltage.


Additionally, the input amplifier stage 58 receives the linear amplifier output voltage LOV (FIG. 5) via the linear amplifier output LAO. The input amplifier stage 58 further receives the uni-directional power supply signal UPS via the uni-directional power supply input USI, receives the first bi-directional power supply signal BPS1 via the first bi-directional power supply input BSI1, and receives the second bi-directional power supply signal BPS2 via the second bi-directional power supply input BSI2. The input amplifier stage 58 determines which one of the first operating zone 54 (FIG. 8), the second operating zone 56 (FIG. 8), and the third operating zone 70 (FIG. 8) is selected based on the linear amplifier output voltage LOV (FIG. 5), the uni-directional power supply signal UPS, the first bi-directional power supply signal BPS1, and the second bi-directional power supply signal BPS2.


The input amplifier stage 58 provides a group of control signals HS1, LS1, HS2, LS2, HS3, LS3 to the output amplifier stage 60, such that each of the first sourcing transistor element 62, the first sinking transistor element 64, the second sourcing transistor element 66, the second sinking transistor element 68, the third sourcing transistor element 72, and the third sinking transistor element 74 receives a corresponding one of the group of control signals HS1, LS1, HS2, LS2, HS3, LS3. The group of control signals HS1, LS1, HS2, LS2, HS3, LS3 are based on the linear amplifier output voltage LOV (FIG. 5), the envelope power supply control signal VRMP, and the one of the first operating zone 54 (FIG. 8), the second operating zone 56 (FIG. 8), and the third operating zone 70 (FIG. 8) that is selected.


In this regard, the output amplifier stage 60 at least partially provides the envelope power supply voltage EPV (FIG. 4) to the RF PA 24 (FIG. 1) via the envelope power supply output PSO (FIG. 4) using a selected one of a group of linear amplifier power supply signals BPS1, BPS2, UPS. The input amplifier stage 58 selects the selected one of a group of linear amplifier power supply signals BPS1, BPS2, UPS based on the envelope power supply voltage EPV (FIG. 4) and the setpoint of the envelope power supply voltage.



FIG. 12 shows details of the envelope tracking power supply 26 illustrated in FIG. 4 according to one embodiment of the envelope tracking power supply 26. The envelope tracking power supply 26 illustrated in FIG. 12 is similar to the envelope tracking power supply 26 illustrated in FIG. 4, except in the envelope tracking power supply 26 illustrated in FIG. 12, the linear amplifier power supply 40 provides the uni-directional power supply signal UPS instead of the DC source signal VDC providing the uni-directional power supply signal UPS.


Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. Circuitry comprising: an output amplifier stage configured to at least partially provide an envelope power supply voltage to a radio frequency (RF) power amplifier (PA) via an envelope power supply output using a selected one of a plurality of linear amplifier power supply signals, such that the plurality of linear amplifier power supply signals includes at least a first bi-directional power supply signal; andan input amplifier stage configured to select the one of the plurality of linear amplifier power supply signals based on the envelope power supply voltage and a setpoint of the envelope power supply voltage, such that the input amplifier stage and the output amplifier stage form a linear amplifier, which has a linear amplifier output.
  • 2. The circuitry of claim 1 further comprising a switching supply configured to partially provide the envelope power supply voltage via the envelope power supply output.
  • 3. The circuitry of claim 2 wherein the switching supply is further configured to drive an output current from the linear amplifier toward zero.
  • 4. The circuitry of claim 1 wherein the linear amplifier is configured to regulate the envelope power supply voltage based on the setpoint of the envelope power supply voltage.
  • 5. The circuitry of claim 1 further comprising a filter capacitive element coupled between the envelope power supply output and a ground.
  • 6. The circuitry of claim 1 further comprising an offset capacitive element coupled between the envelope power supply output and the linear amplifier output.
  • 7. The circuitry of claim 1 wherein an envelope power supply control signal is representative of the setpoint of the envelope power supply voltage.
  • 8. The circuitry of claim 7 wherein the envelope power supply control signal is amplitude modulated to provide at least partial envelope tracking of an RF transmit signal.
  • 9. The circuitry of claim 7 wherein a bandwidth of the envelope power supply control signal is greater than about 20 megahertz.
  • 10. The circuitry of claim 7 wherein a bandwidth of the envelope power supply control signal is greater than about 40 megahertz.
  • 11. The circuitry of claim 1 wherein the RF PA is configured to receive and amplify an RF input signal to provide an RF transmit signal using the envelope power supply voltage, which is used for amplification.
  • 12. The circuitry of claim 1 further comprising a linear amplifier power supply, wherein: the linear amplifier further has a first bi-directional power supply input, a second bi-directional power supply input, and a uni-directional power supply input;the plurality of linear amplifier power supply signals includes the first bi-directional power supply signal, a second bi-directional power supply signal, and a uni-directional power supply signal;the linear amplifier power supply is configured to provide the first bi-directional power supply signal and the second bi-directional power supply signal; andthe linear amplifier is configured to: receive the first bi-directional power supply signal via the first bi-directional power supply input;receive the second bi-directional power supply signal via the second bi-directional power supply input;receive the uni-directional power supply signal via the uni-directional power supply input;provide a linear amplifier output current via the linear amplifier output; andat least partially provide the envelope power supply voltage via the linear amplifier output.
  • 13. The circuitry of claim 12 wherein the linear amplifier power supply comprises a charge pump, which is configured to provide the first bi-directional power supply signal and the second bi-directional power supply signal.
  • 14. The circuitry of claim 12 wherein the uni-directional power supply signal has a DC source voltage; the first bi-directional power supply signal has a voltage, which is equal to about one-third of the DC source voltage; and the second bi-directional power supply signal has a voltage, which is equal to about two-thirds of the DC source voltage.
  • 15. The circuitry of claim 1 wherein a supply capacitive element is configured to provide the first bi-directional power supply signal.
  • 16. The circuitry of claim 1 wherein a charge pump is configured to provide the first bi-directional power supply signal.
  • 17. The circuitry of claim 16 wherein the charge pump is further configured to use two flying capacitive elements to provide the first bi-directional power supply signal.
  • 18. The circuitry of claim 1 wherein the plurality of linear amplifier power supply signals further includes a uni-directional power supply signal.
  • 19. The circuitry of claim 18 wherein the uni-directional power supply signal has a DC source voltage and the first bi-directional power supply signal has a voltage, which is equal to about one-half of the DC source voltage.
  • 20. The circuitry of claim 18 wherein a battery is configured to provide the uni-directional power supply signal.
  • 21. The circuitry of claim 18 wherein the plurality of linear amplifier power supply signals consists of the first bi-directional power supply signal and the uni-directional power supply signal.
  • 22. The circuitry of claim 18 wherein the at least the first bi-directional power supply signal consists of the first bi-directional power supply signal.
  • 23. The circuitry of claim 1 further comprising a linear amplifier power supply configured to provide the first bi-directional power supply signal and at least partially functions as a reciprocal two-port network.
  • 24. The circuitry of claim 1 wherein: the linear amplifier further has a bi-directional power supply input and a uni-directional power supply input;the plurality of linear amplifier power supply signals further includes a uni-directional power supply signal; andthe linear amplifier is configured to: receive the first bi-directional power supply signal via the bi-directional power supply input;receive the uni-directional power supply signal via the uni-directional power supply input;provide a linear amplifier output current via the linear amplifier output; andat least partially provide the envelope power supply voltage via the linear amplifier output.
  • 25. The circuitry of claim 24 wherein the output amplifier stage comprises: a first sinking transistor element coupled between the linear amplifier output and a ground, and configured to substantially sink the linear amplifier output current;a first sourcing transistor element coupled between the linear amplifier output and the uni-directional power supply input, and configured to substantially source the linear amplifier output current;a second sinking transistor element coupled between the linear amplifier output and the bi-directional power supply input, and configured to substantially sink the linear amplifier output current; anda second sourcing transistor element coupled between the linear amplifier output and the bi-directional power supply input, and configured to substantially source the linear amplifier output current.
  • 26. The circuitry of claim 25 wherein the input amplifier stage is further configured to provide a plurality of control signals to the output amplifier stage, such that each of the first sinking transistor element, the first sourcing transistor element, the second sinking transistor element, and the second sourcing transistor element is further configured to receive a corresponding one of the plurality of control signals.
  • 27. A method comprising: at least partially providing an envelope power supply voltage to a radio frequency (RF) power amplifier (PA) via an envelope power supply output using a selected one of a plurality of linear amplifier power supply signals, such that the plurality of linear amplifier power supply signals includes at least a first bi-directional power supply signal; andselecting the one of the plurality of linear amplifier power supply signals based on the envelope power supply voltage and a setpoint of the envelope power supply voltage, such that an input amplifier stage and an output amplifier stage form a linear amplifier, which has a linear amplifier output.
RELATED APPLICATIONS

This application claims the benefit of U.S. provisional patent application No. 61/762,445, filed Feb. 8, 2013, the disclosure of which is incorporated herein by reference in its entirety.

US Referenced Citations (294)
Number Name Date Kind
3969682 Rossum Jul 1976 A
3980964 Grodinsky Sep 1976 A
4587552 Chin May 1986 A
4692889 McNeely Sep 1987 A
4831258 Paulk et al. May 1989 A
4996500 Larson et al. Feb 1991 A
5099203 Weaver et al. Mar 1992 A
5146504 Pinckley Sep 1992 A
5187396 Armstrong, II et al. Feb 1993 A
5311309 Ersoz et al. May 1994 A
5317217 Rieger et al. May 1994 A
5351087 Christopher et al. Sep 1994 A
5414614 Fette et al. May 1995 A
5420643 Romesburg et al. May 1995 A
5457620 Dromgoole Oct 1995 A
5486871 Filliman et al. Jan 1996 A
5532916 Tamagawa Jul 1996 A
5541547 Lam Jul 1996 A
5581454 Collins Dec 1996 A
5646621 Cabler et al. Jul 1997 A
5715526 Weaver, Jr. et al. Feb 1998 A
5767744 Irwin et al. Jun 1998 A
5822318 Tiedemann, Jr. et al. Oct 1998 A
5898342 Bell Apr 1999 A
5905407 Midya May 1999 A
5936464 Grondahl Aug 1999 A
6043610 Buell Mar 2000 A
6043707 Budnik Mar 2000 A
6055168 Kotowski et al. Apr 2000 A
6070181 Yeh May 2000 A
6118343 Winslow et al. Sep 2000 A
6133777 Savelli Oct 2000 A
6141541 Midya et al. Oct 2000 A
6147478 Skelton et al. Nov 2000 A
6166598 Schlueter Dec 2000 A
6198645 Kotowski et al. Mar 2001 B1
6204731 Jiang et al. Mar 2001 B1
6256482 Raab Jul 2001 B1
6300826 Mathe et al. Oct 2001 B1
6313681 Yoshikawa Nov 2001 B1
6348780 Grant Feb 2002 B1
6400775 Gourgue et al. Jun 2002 B1
6483281 Hwang Nov 2002 B2
6559689 Clark May 2003 B1
6566935 Renous May 2003 B1
6583610 Groom et al. Jun 2003 B2
6617930 Nitta Sep 2003 B2
6621808 Sadri Sep 2003 B1
6624712 Cygan et al. Sep 2003 B1
6658445 Gau et al. Dec 2003 B1
6681101 Eidson et al. Jan 2004 B1
6690652 Sadri Feb 2004 B1
6701141 Lam Mar 2004 B2
6703080 Reyzelman et al. Mar 2004 B2
6728163 Gomm et al. Apr 2004 B2
6744151 Jackson et al. Jun 2004 B2
6819938 Sahota Nov 2004 B2
6885176 Librizzi Apr 2005 B2
6958596 Sferrazza et al. Oct 2005 B1
6995995 Zeng et al. Feb 2006 B2
7038536 Cioffi et al. May 2006 B2
7043213 Robinson et al. May 2006 B2
7053718 Dupuis et al. May 2006 B2
7058373 Grigore Jun 2006 B2
7099635 McCune Aug 2006 B2
7164893 Leizerovich et al. Jan 2007 B2
7170341 Conrad et al. Jan 2007 B2
7200365 Watanabe et al. Apr 2007 B2
7233130 Kay Jun 2007 B1
7253589 Potanin et al. Aug 2007 B1
7254157 Crotty et al. Aug 2007 B1
7262658 Ramaswamy et al. Aug 2007 B2
7279875 Gan et al. Oct 2007 B2
7348847 Whittaker Mar 2008 B2
7394233 Trayling et al. Jul 2008 B1
7405618 Lee et al. Jul 2008 B2
7411316 Pai Aug 2008 B2
7414330 Chen Aug 2008 B2
7454238 Vinayak et al. Nov 2008 B2
7515885 Sander et al. Apr 2009 B2
7528807 Kim et al. May 2009 B2
7529523 Young et al. May 2009 B1
7539466 Tan et al. May 2009 B2
7595569 Amerom et al. Sep 2009 B2
7609114 Hsieh et al. Oct 2009 B2
7615979 Caldwell Nov 2009 B2
7627622 Conrad et al. Dec 2009 B2
7646108 Paillet et al. Jan 2010 B2
7653366 Grigore Jan 2010 B2
7679433 Li Mar 2010 B1
7684216 Choi et al. Mar 2010 B2
7696735 Oraw et al. Apr 2010 B2
7715811 Kenington May 2010 B2
7724837 Filimonov et al. May 2010 B2
7755431 Sun Jul 2010 B2
7764060 Wilson Jul 2010 B2
7773691 Khlat et al. Aug 2010 B2
7777459 Williams Aug 2010 B2
7782036 Wong et al. Aug 2010 B1
7783269 Vinayak et al. Aug 2010 B2
7800427 Chae et al. Sep 2010 B2
7805115 McMorrow et al. Sep 2010 B1
7856048 Smaini et al. Dec 2010 B1
7859336 Markowski et al. Dec 2010 B2
7880547 Lee et al. Feb 2011 B2
7894216 Melanson Feb 2011 B2
7898268 Bernardon et al. Mar 2011 B2
7898327 Nentwig Mar 2011 B2
7907010 Wendt et al. Mar 2011 B2
7915961 Li Mar 2011 B1
7920023 Witchard Apr 2011 B2
7923974 Martin et al. Apr 2011 B2
7965140 Takahashi Jun 2011 B2
7994864 Chen et al. Aug 2011 B2
8000117 Petricek Aug 2011 B2
8008970 Homol et al. Aug 2011 B1
8022761 Drogi et al. Sep 2011 B2
8026765 Giovannotto Sep 2011 B2
8044639 Tamegai et al. Oct 2011 B2
8054126 Yang et al. Nov 2011 B2
8068622 Melanson et al. Nov 2011 B2
8081199 Takata et al. Dec 2011 B2
8093951 Zhang et al. Jan 2012 B1
8159297 Kumagai Apr 2012 B2
8164388 Iwamatsu Apr 2012 B2
8174313 Vice May 2012 B2
8183917 Drogi et al. May 2012 B2
8183929 Grondahl May 2012 B2
8198941 Lesso Jun 2012 B2
8204456 Xu et al. Jun 2012 B2
8242813 Wile et al. Aug 2012 B1
8253485 Clifton Aug 2012 B2
8253487 Hou et al. Aug 2012 B2
8274332 Cho et al. Sep 2012 B2
8289084 Morimoto et al. Oct 2012 B2
8362837 Koren et al. Jan 2013 B2
8541993 Notman et al. Sep 2013 B2
8542061 Levesque et al. Sep 2013 B2
8548398 Baxter et al. Oct 2013 B2
8558616 Shizawa et al. Oct 2013 B2
8588713 Khlat Nov 2013 B2
8611402 Chiron Dec 2013 B2
8618868 Khlat et al. Dec 2013 B2
8624576 Khlat et al. Jan 2014 B2
8624760 Ngo et al. Jan 2014 B2
8626091 Khlat et al. Jan 2014 B2
8638165 Shah et al. Jan 2014 B2
8648657 Rozenblit Feb 2014 B1
8659355 Henshaw et al. Feb 2014 B2
8717100 Reisner et al. May 2014 B2
8718582 See et al. May 2014 B2
8744382 Hou et al. Jun 2014 B2
8824978 Briffa et al. Sep 2014 B2
8829993 Briffa et al. Sep 2014 B2
8909175 McCallister Dec 2014 B1
8947162 Wimpenny et al. Feb 2015 B2
8981847 Balteanu Mar 2015 B2
8994345 Wilson Mar 2015 B2
20020071497 Bengtsson et al. Jun 2002 A1
20030031271 Bozeki et al. Feb 2003 A1
20030062950 Hamada et al. Apr 2003 A1
20030137286 Kimball et al. Jul 2003 A1
20030146791 Shvarts et al. Aug 2003 A1
20030153289 Hughes et al. Aug 2003 A1
20030198063 Smyth Oct 2003 A1
20030206603 Husted Nov 2003 A1
20030220953 Allred Nov 2003 A1
20030232622 Seo et al. Dec 2003 A1
20040047329 Zheng Mar 2004 A1
20040051384 Jackson et al. Mar 2004 A1
20040124913 Midya et al. Jul 2004 A1
20040132424 Aytur et al. Jul 2004 A1
20040184569 Challa et al. Sep 2004 A1
20040196095 Nonaka Oct 2004 A1
20040219891 Hadjichristos Nov 2004 A1
20040239301 Kobayashi Dec 2004 A1
20040266366 Robinson et al. Dec 2004 A1
20040267842 Allred Dec 2004 A1
20050008093 Matsuura et al. Jan 2005 A1
20050032499 Cho Feb 2005 A1
20050047180 Kim Mar 2005 A1
20050064830 Grigore Mar 2005 A1
20050079835 Takabayashi et al. Apr 2005 A1
20050093630 Whittaker et al. May 2005 A1
20050110562 Robinson et al. May 2005 A1
20050122171 Miki et al. Jun 2005 A1
20050156582 Redl et al. Jul 2005 A1
20050156662 Raghupathy et al. Jul 2005 A1
20050157778 Trachewsky et al. Jul 2005 A1
20050200407 Arai et al. Sep 2005 A1
20050286616 Kodavati Dec 2005 A1
20060006946 Burns et al. Jan 2006 A1
20060062324 Naito et al. Mar 2006 A1
20060097711 Brandt May 2006 A1
20060128324 Tan et al. Jun 2006 A1
20060154637 Eyries et al. Jul 2006 A1
20060178119 Jarvinen Aug 2006 A1
20060181340 Dhuyvetter Aug 2006 A1
20060220627 Koh Oct 2006 A1
20060244513 Yen et al. Nov 2006 A1
20070008804 Lu et al. Jan 2007 A1
20070014382 Shakeshaft et al. Jan 2007 A1
20070024360 Markowski Feb 2007 A1
20070024365 Ramaswamy et al. Feb 2007 A1
20070063681 Liu Mar 2007 A1
20070082622 Leinonen et al. Apr 2007 A1
20070146076 Baba Jun 2007 A1
20070182392 Nishida Aug 2007 A1
20070183532 Matero Aug 2007 A1
20070184794 Drogi et al. Aug 2007 A1
20070259628 Carmel et al. Nov 2007 A1
20070290749 Woo et al. Dec 2007 A1
20080003950 Haapoja et al. Jan 2008 A1
20080044041 Tucker et al. Feb 2008 A1
20080081572 Rofougaran Apr 2008 A1
20080104432 Vinayak et al. May 2008 A1
20080150619 Lesso et al. Jun 2008 A1
20080205095 Pinon et al. Aug 2008 A1
20080242246 Minnis et al. Oct 2008 A1
20080252278 Lindeberg et al. Oct 2008 A1
20080258831 Kunihiro et al. Oct 2008 A1
20080280577 Beukema et al. Nov 2008 A1
20090004981 Eliezer et al. Jan 2009 A1
20090082006 Pozsgay et al. Mar 2009 A1
20090097591 Kim Apr 2009 A1
20090160548 Ishikawa et al. Jun 2009 A1
20090167260 Pauritsch et al. Jul 2009 A1
20090174466 Hsieh et al. Jul 2009 A1
20090184764 Markowski et al. Jul 2009 A1
20090190699 Kazakevich et al. Jul 2009 A1
20090191826 Takinami et al. Jul 2009 A1
20090218995 Ahn Sep 2009 A1
20090230934 Hooijschuur et al. Sep 2009 A1
20090261908 Markowski Oct 2009 A1
20090284235 Weng et al. Nov 2009 A1
20090289720 Takinami et al. Nov 2009 A1
20090319065 Risbo Dec 2009 A1
20100001793 Van Zeijl et al. Jan 2010 A1
20100002473 Williams Jan 2010 A1
20100019749 Katsuya et al. Jan 2010 A1
20100019840 Takahashi Jan 2010 A1
20100026250 Petty Feb 2010 A1
20100045247 Blanken et al. Feb 2010 A1
20100171553 Okubo et al. Jul 2010 A1
20100253309 Xi et al. Oct 2010 A1
20100266066 Takahashi Oct 2010 A1
20100301947 Fujioka et al. Dec 2010 A1
20100308654 Chen Dec 2010 A1
20100311365 Vinayak et al. Dec 2010 A1
20100321127 Watanabe et al. Dec 2010 A1
20100327825 Mehas et al. Dec 2010 A1
20110018626 Kojima Jan 2011 A1
20110058601 Kim et al. Mar 2011 A1
20110084760 Guo et al. Apr 2011 A1
20110148375 Tsuji Jun 2011 A1
20110234182 Wilson Sep 2011 A1
20110235827 Lesso et al. Sep 2011 A1
20110260706 Nishijima Oct 2011 A1
20110279180 Yamanouchi et al. Nov 2011 A1
20110298433 Tam Dec 2011 A1
20110298539 Drogi et al. Dec 2011 A1
20120025907 Koo et al. Feb 2012 A1
20120025919 Huynh Feb 2012 A1
20120034893 Baxter et al. Feb 2012 A1
20120049953 Khlat Mar 2012 A1
20120068767 Henshaw et al. Mar 2012 A1
20120074916 Trochut Mar 2012 A1
20120133299 Capodivacca et al. May 2012 A1
20120139516 Tsai et al. Jun 2012 A1
20120154035 Hongo et al. Jun 2012 A1
20120154054 Kaczman et al. Jun 2012 A1
20120170334 Menegoli et al. Jul 2012 A1
20120176196 Khlat Jul 2012 A1
20120194274 Fowers et al. Aug 2012 A1
20120200354 Ripley et al. Aug 2012 A1
20120236444 Srivastava et al. Sep 2012 A1
20120244916 Brown et al. Sep 2012 A1
20120269240 Balteanu et al. Oct 2012 A1
20120299647 Honjo et al. Nov 2012 A1
20130024142 Folkmann et al. Jan 2013 A1
20130034139 Khlat et al. Feb 2013 A1
20130094553 Paek et al. Apr 2013 A1
20130135043 Hietala et al. May 2013 A1
20130141169 Khlat et al. Jun 2013 A1
20130147445 Levesque et al. Jun 2013 A1
20130169245 Kay et al. Jul 2013 A1
20130214858 Tournatory et al. Aug 2013 A1
20130229235 Ohnishi Sep 2013 A1
20130307617 Khlat et al. Nov 2013 A1
20130328613 Kay et al. Dec 2013 A1
20140009200 Kay et al. Jan 2014 A1
20140009227 Kay et al. Jan 2014 A1
20140028370 Wimpenny Jan 2014 A1
20140028392 Wimpenny Jan 2014 A1
Foreign Referenced Citations (30)
Number Date Country
1211355 Mar 1999 CN
1898860 Jan 2007 CN
101201891 Jun 2008 CN
101416385 Apr 2009 CN
101867284 Oct 2010 CN
0755121 Jan 1997 EP
1317105 Jun 2003 EP
1492227 Dec 2004 EP
1557955 Jul 2005 EP
1569330 Aug 2005 EP
2214304 Aug 2010 EP
2244366 Oct 2010 EP
2372904 Oct 2011 EP
2579456 Apr 2013 EP
2398648 Aug 2004 GB
2462204 Feb 2010 GB
2465552 May 2010 GB
2484475 Apr 2012 GB
461168 Oct 2001 TW
0048306 Aug 2000 WO
2004002006 Dec 2003 WO
2004082135 Sep 2004 WO
2005013084 Feb 2005 WO
2006021774 Mar 2006 WO
2006070319 Jul 2006 WO
2006073208 Jul 2006 WO
2007107919 Sep 2007 WO
2007149346 Dec 2007 WO
2012151594 Nov 2012 WO
2012172544 Dec 2012 WO
Non-Patent Literature Citations (177)
Entry
Non-Final Office Action for U.S. Appl. No. 12/836,307, mailed Sep. 25, 2014, 5 pages.
Advisory Action for U.S. Appl. No. 13/297,470, mailed Sep. 19, 2014, 3 pages.
Non-Final Office Action for U.S. Appl. No. 13/297,470, mailed Oct. 20, 2014, 22 pages.
Notice of Allowance for U.S. Appl. No. 13/367,973, mailed Sep. 15, 2014, 7 pages.
Extended European Search Report for European Patent Application No. 12794149.0, issued Oct. 29, 2014, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/647,815, mailed Sep. 19, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/661,227, mailed Sep. 29, 2014, 24 pages.
Notice of Allowance for U.S. Appl. No. 13/684,826, mailed Sep. 8, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/714,600, mailed Oct. 15, 2014, 13 pages.
Notice of Allowance for U.S. Appl. No. 13/914,888, mailed Oct. 17, 2014, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/747,725, mailed Oct. 7, 2014, 6 pages.
International Search Report and Written Opinion for PCT/US2014/012927, mailed Sep. 30, 2014, 11 pages.
International Search Report and Written Opinion for PCT/US2014/028178, mailed Sep. 30, 2014, 17 pages.
Notice of Allowance for U.S. Appl. No. 14/072,140, mailed Dec. 2, 2014, 8 pages.
First Office Action for Chinese Patent Application No. 2012800265590, issued Nov. 3, 2014, 14 pages (with English translation).
Notice of Allowance for U.S. Appl. No. 13/486,012, mailed Nov. 21, 2014, 8 pages.
Final Office Action for U.S. Appl. No. 13/689,883, mailed Jan. 2, 2015, 13 pages.
Notice of Allowance for U.S. Appl. No. 13/690,187, mailed Dec. 19, 2014, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/747,694, mailed Dec. 22, 2014, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/951,976, mailed Dec. 26, 2014, 9 pages.
Non-Final Office Action for U.S. Appl. No. 13/747,749, mailed Nov. 12, 2014, 32 pages.
Final Office Action for U.S. Appl. No. 13/297,470, mailed Oct. 25, 2013, 17 pages.
Non-Final Office Action for U.S. Appl. No. 13/297,470, mailed Feb. 20, 2014, 16 pages.
International Search Report for PCT/US2011/061009, mailed Feb. 8, 2012, 14 pages.
International Preliminary Report on Patentability for PCT/US2011/061009, mailed May 30, 2013, 10 pages.
Notice of Allowance for U.S. Appl. No. 14/022,858, mailed Oct. 25, 2013, 9 pages.
Notice of Allowance for U.S. Appl. No. 14/022,858, mailed May 27, 2014, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/343,840, mailed Jul. 1, 2013, 8 pages.
International Search Report for PCT/US2012/023495, mailed May 7, 2012, 13 pages.
International Preliminary Report on Patentability for PCT/US2012/023495, mailed Aug. 15, 2013, 10 pages.
Notice of Allowance for U.S. Appl. No. 13/363,888, mailed Jul. 18, 2013, 9 pages.
Non-final Office Action for U.S. Appl. No. 13/222,453, mailed Dec. 6, 2012, 13 pages.
Notice of Allowance for U.S. Appl. No. 13/222,453, mailed Feb. 21, 2013, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/222,453, mailed Aug. 22, 2013, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/367,973, mailed Sep. 24, 2013, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/367,973, mailed Apr. 25, 2014, 5 pages.
Invitation to Pay Additional Fees and Where Applicable Protest Fee for PCT/US2012/024124, mailed Jun. 1, 2012, 7 pages.
International Search Report for PCT/US2012/024124, mailed Aug. 24, 2012, 14 pages.
International Preliminary Report on Patentability for PCT/US2012/024124, mailed Aug. 22, 2013, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/423,649, mailed May 22, 2013, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/423,649, mailed Aug. 30, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/072,140, mailed Aug. 27, 2014, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/316,229, mailed Nov. 14, 2012, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/316,229, mailed Aug. 29, 2013, 8 pages.
International Search Report for PCT/US2011/064255, mailed Apr. 3, 2012, 12 pages.
International Preliminary Report on Patentability for PCT/US2011/064255, mailed Jun. 20, 2013, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/072,225, mailed Aug. 15, 2014, 4 pages.
International Search Report for PCT/US2012/40317, mailed Sep. 7, 2012, 7 pages.
International Preliminary Report on Patentability for PCT/US2012/040317, mailed Dec. 12, 2013, 5 pages.
Non-Final Office Action for U.S. Appl. No. 13/486,012, mailed Jul. 28, 2014, 7 pages.
Quayle Action for U.S. Appl. No. 13/531,719, mailed Oct. 10, 2013, 5 pages.
Notice of Allowance for U.S. Appl. No. 13/531,719, mailed Dec. 30, 2013, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/548,283, mailed Sep. 3, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/550,049, mailed Nov. 25, 2013, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/550,049, mailed Mar. 6, 2014, 5 pages.
International Search Report for PCT/US2012/046887, mailed Dec. 21, 2012, 12 pages.
International Preliminary Report on Patentability for PCT/US2012/046887, mailed Jan. 30, 2014, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/550,060, mailed Aug. 16, 2013, 8 pages.
Non-final Office Action for U.S. Appl. No. 13/222,484, mailed Nov. 8, 2012, 9 pages.
Final Office Action for U.S. Appl. No. 13/222,484, mailed Apr. 10, 2013, 10 pages.
Advisory Action for U.S. Appl. No. 13/222,484, mailed Jun. 14, 2013, 3 pages.
Notice of Allowance for U.S. Appl. No. 13/222,484, mailed Aug. 26, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/602,856, mailed Sep. 24, 2013, 9 pages.
International Search Report and Written Opinion for PCT/US2012/053654, mailed Feb. 15, 2013, 11 pages.
International Preliminary Report on Patentability for PCT/US2012/053654, mailed Mar. 13, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/647,815, mailed May 2, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/689,883, mailed Mar. 27, 2014, 13 pages.
Non-Final Office Action for U.S. Appl. No. 13/689,883, mailed Aug. 27, 2014, 12 pages.
International Search Report and Written Opinion for PCT/US2012/062070, mailed Jan. 21, 2013, 12 pages.
International Preliminary Report on Patentability for PCT/US2012/062070, mailed May 8, 2014, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/661,552, mailed Feb. 21, 2014, 5 pages.
Choi, J. et al., “A New Power Management IC Architecture for Envelope Tracking Power Amplifier,” IEEE Transactions on Microwave Theory and Techniques, vol. 59, No. 7, Jul. 2011, pp. 1796-1802.
Cidronali, A. et al., “A 240W dual-band 870 and 2140 MHz envelope tracking GaN PA designed by a probability distribution conscious approach,” IEEE MTT-S International Microwave Symposium Digest, Jun. 5-10, 2011, 4 pages.
Dixon, N., “Standardisation Boosts Momentum for Envelope Tracking,” Microwave Engineering, Europe, Apr. 20, 2011, 2 pages, http://www.mwee.com/en/standardisation-boosts-momentum-for-envelope-tracking.html?cmp—ids=71&news—ids=222901746.
Hassan, Muhammad, et al., “A Combined Series-Parallel Hybrid Envelope Amplifier for Envelope Tracking Mobile Terminal RF Power Amplifier Applications,” IEEE Journal of Solid-State Circuits, vol. 47, No. 5, May 2012, pp. 1185-1198.
Hekkala, A. et al., “Adaptive Time Misalignment Compensation in Envelope Tracking Amplifiers,” 2008 IEEE International Symposium on Spread Spectrum Techniques and Applications, Aug. 2008, pp. 761-765.
Hoversten, John, et al., “Codesign of PA, Supply, and Signal Processing for Linear Supply-Modulated RF Transmitters,” IEEE Transactions on Microwave Theory and Techniques, vol. 60, No. 6, Jun. 2012, pp. 2010-2020.
Kim et al., “High Efficiency and Wideband Envelope Tracking Power Amplifiers with Sweet Spot Tracking,” 2010 IEEE Radio Frequency Integrated Circuits Symposium, May 23-25, 2010, pp. 255-258.
Kim, N. et al, “Ripple Feedback Filter Suitable for Analog/Digital Mixed-Mode Audio Amplifier for Improved Efficiency and Stability,” 2002 IEEE Power Electronics Specialists Conference, vol. 1, Jun. 23, 2002, pp. 45-49.
Knutson, P, et al., “An Optimal Approach to Digital Raster Mapper Design,” 1991 IEEE International Conference on Consumer Electronics held Jun. 5-7, 1991, vol. 37, Issue 4, published Nov. 1991, pp. 746-752.
Le, Hanh-Phuc et al., “A 32nm Fully Integrated Reconfigurable Switched-Capacitor DC-DC Convertor Delivering 0.55W/mmA2 at 81% Efficiency,” 2010 IEEE International Solid State Circuits Conference, Feb. 7-11, 2010, pp. 210-212.
Li, Y. et al., “A Highly Efficient SiGe Differential Power Amplifier Using an Envelope-Tracking Technique for 3GPP LTE Applications,” 2010 IEEE Bipolar/BiCMOS Circuits and Technology Meeting (BCTM), Oct. 4-6, 2010, pp. 121-124.
Lie, Donald Y.C. et al., “Design of Highly-Efficient Wideband RF Polar Transmitters Using Envelope-Tracking (ET) for Mobile WiMAX/Wibro Applications,” IEEE 8th International Conference on ASIC (ASCION), Oct. 20-23, 2009, pp. 347-350.
Lie, Donald Y.C. et al., “Highly Efficient and Linear Class E SiGe Power Amplifier Design,” 8th International Conference on Solid-State and Integrated Circuit Technology (ICSICT), Oct. 23-26, 2006, pp. 1526-1529.
Sahu, B. et al., “Adaptive Power Management of Linear RF Power Amplifiers in Mobile Handsets—An Integrated System Design Approach,” submission for IEEE Asia Pacific Microwave Conference, Mar. 2004, 4 pages.
Unknown Author, “Nujira Files 100th Envelope Tracking Patent,” CS: Compound Semiconductor, Apr. 11, 2011, 1 page, http://www.compoundsemiconductor.net/csc/news-details.php?cat=news&id=19733338&key=Nujira%20Files%20100th%20Envelope%20Tracking%20Patent&type=n.
Wu, Patrick Y. et al., “A Two-Phase Switching Hybrid Supply Modulator for RF Power Amplifiers with 9% Efficiency Improvement,” IEEE Journal of Solid-State Circuits, vol. 45, No. 12, Dec. 2010, pp. 2543-2556.
Yousefzadeh, Vahid et al., “Band Separation and Efficiency Optimization in Linear-Assisted Switching Power Amplifiers,” 37th IEEE Power Electronics Specialists Conference, Jun. 18-22, 2006, pp. 1-7.
Non-final Office Action for U.S. Appl. No. 11/113,873, now Patent No. 7,773,691, mailed Feb. 1, 2008, 17 pages.
Final Office Action for U.S. Appl. No. 11/113,873, now Patent No. 7,773,691, mailed Jul. 30, 2008, 19 pages.
Non-final Office Action for U.S. Appl. No. 11/113,873, now Patent No. 7,773,691, mailed Nov. 26, 2008, 22 pages.
Final Office Action for U.S. Appl. No. 11/113,873, now Patent No. 7,773,691, mailed May 4, 2009, 20 pages.
Non-final Office Action for U.S. Appl. No. 11/113,873, now Patent No. 7,773,691, mailed Feb. 3, 2010, 21 pages.
Notice of Allowance for U.S. Appl. No. 11/113,873, now Patent No. 7,773,691, mailed Jun. 9, 2010, 7 pages.
International Search Report for PCT/US06/12619, mailed May 8, 2007, 2 pages.
Extended European Search Report for application 06740532.4, mailed Dec. 7, 2010, 7 pages.
Non-final Office Action for U.S. Appl. No. 12/112,006, mailed Apr. 5, 2010, 6 pages.
Notice of Allowance for U.S. Appl. No. 12/112,006, mailed Jul. 19, 2010, 6 pages.
Non-Final Office Action for U.S. Appl. No. 12/836,307, mailed Nov. 5, 2013, 6 pages.
Notice of Allowance for U.S. Appl. No. 12/836,307, mailed May 5, 2014, 6 pages.
Non-final Office Action for U.S. Appl. No. 13/089,917, mailed Nov. 23, 2012, 6 pages.
Examination Report for European Patent Application No. 11720630, mailed Aug. 16, 2013, 5 pages.
Examination Report for European Patent Application No. 11720630.0, issued Mar. 18, 2014, 4 pages.
European Search Report for European Patent Application No. 14162682.0, issued Aug. 27, 2014, 7 pages.
International Search Report for PCT/US11/033037, mailed Aug. 9, 2011, 10 pages.
International Preliminary Report on Patentability for PCT/US2011/033037, mailed Nov. 1, 2012, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/188,024, mailed Feb. 5, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/188,024, mailed Jun. 18, 2013, 8 pages.
International Search Report for PCT/US2011/044857, mailed Oct. 24, 2011, 10 pages.
International Preliminary Report on Patentability for PCT/US2011/044857, mailed Mar. 7, 2013, 6 pages.
Non-final Office Action for U.S. Appl. No. 13/218,400, mailed Nov. 8, 2012, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/218,400, mailed Apr. 11, 2013, 7 pages.
International Search Report for PCT/US11/49243, mailed Dec. 22, 2011, 9 pages.
International Preliminary Report on Patentability for PCT/US11/49243, mailed Nov. 13, 2012, 33 pages.
International Search Report for PCT/US2011/054106, mailed Feb. 9, 2012, 11 pages.
International Preliminary Report on Patentability for PCT/US2011/054106, mailed Apr. 11, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/297,490, mailed Feb. 27, 2014, 7 pages.
Invitation to Pay Additional Fees for PCT/US2011/061007, mailed Feb. 13, 2012, 7 pages.
International Search Report for PCT/US2011/061007, mailed Aug. 16, 2012, 16 pages.
International Preliminary Report on Patentability for PCT/US2011/061007, mailed May 30, 2013, 11 pages.
Non-Final Office Action for U.S. Appl. No. 13/297,470, mailed May 8, 2013, 15 pages.
Notice of Allowance for U.S. Appl. No. 13/948,291, mailed Feb. 11, 2015, 7 pages.
First Office Action for Chinese Patent Application No. 2011800302735, issued Dec. 3, 2014, 15 pages (with English translation).
Notice of Allowance for U.S. Appl. No. 14/022,858, mailed Feb. 17, 2015, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/072,225, mailed Jan. 22, 2015, 7 pages.
Final Office Action for U.S. Appl. No. 13/661,227, mailed Feb. 6, 2015, 24 pages.
International Preliminary Report on Patentability for PCT/US2013/052277, mailed Feb. 5, 2015, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/048,109, mailed Feb. 18, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/747,725, mailed Feb. 2, 2015, 10 pages.
Notice of Allowance for U.S. Appl. No. 13/661,552, mailed Jun. 13, 2014, 5 pages.
International Search Report and Written Opinion for PCT/US2012/062110, issued Apr. 8, 2014, 12 pages.
International Preliminary Report on Patentability for PCT/US2012/062110, mailed May 8, 2014, 9 pages.
Non-Final Office Action for U.S. Appl. No. 13/692,084, mailed Apr. 10, 2014, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/692,084, mailed Jul. 23, 2014, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/690,187, mailed Sep. 3, 2014, 9 pages.
International Search Report and Written Opinion for PCT/US2012/067230, mailed Feb. 21, 2013, 10 pages.
International Preliminary Report on Patentability and Written Opinion for PCT/US2012/067230, mailed Jun. 12, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/684,826, mailed Apr. 3, 2014, 5 pages.
Notice of Allowance for U.S. Appl. No. 13/684,826, mailed Jul. 18, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/022,940, mailed Dec. 20, 2013, 5 pages.
Notice of Allowance for U.S. Appl. No. 14/022,940, mailed Jun. 10, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/714,600, mailed May 9, 2014, 14 pages.
Non-Final Office Action for U.S. Appl. No. 13/782,142, mailed Sep. 4, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/951,976, mailed Apr. 4, 2014, 7 pages.
International Search Report and Written Opinion for PCT/US2013/052277, mailed Jan. 7, 2014, 14 pages.
International Search Report and Written Opinion for PCT/US2013/065403, mailed Feb. 5, 2014, 11 pages.
International Search Report and Written Opinion for PCT/US2014/028089, mailed Jul. 17, 2014, 10 pages.
Invitation to Pay Additional Fees and Partial International Search Report for PCT/US2014/028178, mailed Jul. 24, 2014, 7 pages.
European Search Report for European Patent Application No. 14190851.7, issued Mar. 5, 2015, 6 pages.
Notice of Allowance for U.S. Appl. No. 12/836,307, mailed Mar. 2, 2015, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/297,470, mailed Feb. 25, 2015, 15 pages.
Corrected Notice of Allowance for U.S. Appl. No. 13/297,470, mailed Apr. 6, 2015, 11 pages.
Non-Final Office Action for U.S. Appl. No. 14/122,852, mailed Feb. 27, 2015, 5 pages.
Final Office Action for U.S. Appl. No. 13/714,600, mailed Mar. 10, 2015, 14 pages.
Non-Final Office Action for U.S. Appl. No. 14/056,292, mailed Mar. 6, 2015, 8 pages.
Final Office Action for U.S. Appl. No. 13/747,749, mailed Mar. 20, 2015, 35 pages.
Non-Final Office Action for U.S. Appl. No. 14/072,120, mailed Apr. 14, 2015, 8 pages.
European Examination Report for European Patent Application No. 14162682.0, mailed May 22, 2015, 5 pages.
International Preliminary Report on Patentability for PCT/US2013/065403, mailed Apr. 30, 2015, 8 pages.
Corrected Notice of Allowance for U.S. Appl. No. 13/297,470, mailed Jun. 5, 2015, 11 pages.
Advisory Action for U.S. Appl. No. 13/689,883, mailed Apr. 20, 2015, 3 pages.
Advisory Action for U.S. Appl. No. 13/661,227, mailed May 12, 2015, 3 pages.
Advisory Action for U.S. Appl. No. 13/714,600, mailed May 26, 2015, 3 pages.
Notice of Allowance for U.S. Appl. No. 13/747,725, mailed May 13, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/747,749, mailed Jun. 4, 2015, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/552,768, mailed Apr. 20, 2015, 12 pages.
Non-Final Office Action for U.S. Appl. No. 13/689,922, mailed Apr. 20, 2015, 19 pages.
Non-Final Office Action for U.S. Appl. No. 13/727,911, mailed Apr. 20, 2015, 10 pages.
Non-Final Office Action for U.S. Appl. No. 14/163,229, mailed Apr. 23, 2015, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/163,256, mailed Apr. 23, 2015, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/082,629, mailed Jun. 18, 2015, 15 pages.
Quayle Action for U.S. Appl. No. 13/689,940, mailed May 14, 2015, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/661,164, mailed Jun. 3, 2015, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/948,291, mailed Jul. 17, 2015, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/714,600, mailed Jul. 17, 2015, 14 pages.
Notice of Allowance for U.S. Appl. No. 14/212,154, mailed Jul. 17, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/212,199, mailed Jul. 20, 2015, 8 pages.
Related Publications (1)
Number Date Country
20140225674 A1 Aug 2014 US
Provisional Applications (1)
Number Date Country
61762445 Feb 2013 US