Claims
- 1. A bi-quad filter circuit, comprising:
an input for receiving an input signal; at least one binary rate multiplier (BRM) configured to receive and convert the input signal to a binary rate signal; and an output for outputting the binary rate signal.
- 2. A circuit according to claim 1, wherein the at least one BRM is a single bit BRM.
- 3. A circuit according to claim 1, wherein the at least on BRM is a multiple bit BRM.
- 4. A circuit according to claim 1, further comprising:
a first BRM configured to receive an input signal and to output a binary rate signal; a first integrator configured to receive an output from the first BRM and output a first integrated signal; a second BRM configured to receive the first integrated signal from the first integrator and to output a second binary rate signal; a second integrator configured to receive the second binary rate signal from the second BRM and to output a second integrated signal; a third BRM configured to receive the second integrated signal from the second integrator, and to output a third binary rate signal, wherein the second integrator is configured to receive the third binary rate signal from the third BRM and to process it with the second binary rate signal from the second BRM; and a fourth BRM configured to receive the second integrated signal from the second integrator, and to output a fourth binary rate signal, wherein the first integrator is configured to receive the fourth binary rate signal from the fourth BRM and to process it with the first binary rate signal from the first BRM.
- 5. A circuit according to claim 2, wherein the single bit BRM includes
a multi-bit adder including a first port for receiving the input, a second port, a third port and a forth port for outputting a single bit carry output signal; a register that connects to the second port and the third port of the multi-bit adder; and a single bit carry output for outputting the single bit carry output signal from the forth port of the multi-bit adder that is connected to the digital counter.
- 6. A circuit according to claim 2, wherein the first integrator includes a first inverter configured to invert the fourth binary rate signal.
- 7. A circuit according to claim 2, wherein the second integrator includes a second inverter configured to invert the third binary rate signal.
- 8. A circuit according to claim 2, wherein the single bit BRM includes:
an input configured to receive a digital input signal; an output configured to output a binary rate signal; a first adder configured to receive a first portion of bits from the input signal, to add two signals, and to output a sum output signal and a carry output signal; and a flip flop circuit configured to output a toggle output in response to receiving a sum signal from the first adder, wherein the first adder is further configured to add the toggle output with the first portion of the input signal.
- 9. A bi-quad filter circuit, comprising:
an input for receiving an input signal; at least one binary rate multiplier (BRM) configured to receive and convert a digital signal to a binary rate signal; a plurality of integrators configured in at least one feed back loop to produce a filtered digital signal, wherein each input to each integrator is received by a BRM; and an output for outputting the binary rate signal.
- 10. A circuit according to claim 3, where in the multiple-bit BRM includes:
a first adder configured to receive a first portion of bits from the input signal, to add two signals, and to output a sum output signal and a carry output signal; a flip flop circuit configured to output a toggle output in response to receiving a sum signal from the first adder, wherein the first adder is further configured to add the toggle output with the first portion of the input signal; and a second adder configured to add the carry output signal from the first adder to a second portion of the input signal and to output the binary rate signal.
- 11. A multiple bit BRM, comprising:
an input configured to receive a digital input signal; an output configured to output a binary rate signal; a first adder configured to receive a first portion of bits from the input signal, to add two signals, and to output a sum output signal and a carry output signal; a flip flop circuit configured to output a toggle output in response to receiving a sum signal from the first adder, wherein the first adder is further configured to add the toggle output with the first portion of the input signal; and a second adder configured to add the carry output signal from the first adder to a second portion of the input signal and to output the binary rate signal.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application Serial No. 60/458,901, filed on Mar. 28, 2003.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60458901 |
Mar 2003 |
US |