Claims
- 1. A bias circuit for providing a selected bias voltage level comprising:a first transistor circuit path for providing a reference generation voltage, the first transistor circuit path being connected to a first input lead at a first voltage level and including a plurality of series connected transistors; a second transistor circuit path connected to a second input lead at a second voltage level and including a plurality of series connected bias transistors; an output lead connected between first and second ones of the series connected bias transistors of the second transistor circuit path for providing an output bias voltage; and a transistor connected to the output lead and between the second and a third one of the series connected bias transistors of the second transistor circuit path, wherein the first and second series connected bias transistors of the second transistor circuit path are connected to voltage taps between the series connected transistors of the first transistor circuit path.
- 2. A bias circuit according to claim 1 wherein the first transistor circuit path includes first, second, third and fourth P type transistors connected in series and the second transistor circuit path includes a first N type bias transistor, a second P type bias transistor and a third N type bias transistors connected in series.
- 3. A bias circuit according to claim 2 wherein the first N type bias transistor of the second transistor circuit path has a gate connected to a voltage tap between the first and second P type transistors of the first transistor circuit path, and wherein the second P type bias transistor of the second transistor circuit path has a gate connected to a voltage tap between the second and third P type transistors of the first transistor circuit path.
Parent Case Info
This application is a divisional application of CO-PENDING application Ser. No. 09/303/359 filed on Apr. 29, 1999.
US Referenced Citations (7)