Claims
- 1. A semiconductor circuit for providing decoupling capacitance for a semiconductor voltage supply comprising:a plurality of pairs of first and second memory cell decoupling capacitors connected between a source of constant level voltage supply, each of said first and second capacitors being connected in series at one common selected node, each of the first and second capacitors having a given value of breakdown voltage Vbk; and a bias circuit connected to the one common selected node for supplying a static bias voltage to the node that maintains the voltage level at the selected node lower than the constant voltage level of the semiconductor voltage supply and wherein the bias voltage provides a voltage difference across each capacitor that is less than the value of the given breakdown voltage Vbk.
- 2. The semiconductor circuit of claim 1 wherein the bias circuit provides a bias voltage Vbiasout and draws a quiescent current which is very low compared to the total current of the semiconductor chip.
- 3. The semiconductor circuit of claim 1 wherein the bias voltage controls the voltage level at the selected node when one or more of the capacitors has defect leakage current.
Parent Case Info
This application is a divisional application of application Ser. No. 9/694,243 filed on Oct. 23, 2000 now U.S. Pat. No. 6,271,717 which in turn is a divisional application of application Ser. No. 09/303,359 filed on Apr. 29, 1999 which issued Mar. 20, 2001 as U.S. Pat. No. 6,204,723.
US Referenced Citations (9)