Claims
- 1. A circuit for erasing a number of floating-gate-type memory cells; each said memory cell including a control gate, a source and a drain; said circuit comprising:
- a reference voltage terminal;
- a source voltage connected to said sources;
- a control-gate voltage connected to said control gates, said control gate voltage less than said source voltage but equal to or greater than said reference voltage;
- a drain subcircuit connected to said drains and said reference voltage terminal, said drain subcircuit including at least one forward-biased diode connected to allow conduction between said source and drain when the drain potential increases to a positive value with respect to a reference potential at said reference voltage terminal.
- 2. The circuit of claim 1, wherein said control-gate voltage is the voltage at said reference voltage terminal.
- 3. The circuit of claim 1, wherein said number of cells is ten thousand and wherein said source voltage is supplied by a voltage source in the range of +9 V to +12 V with respect to the voltage at said reference voltage terminal in series with an impedance having a value of approximately 33 Kilohms.
- 4. The circuit of claim 1, wherein said drain subcircuit has a drain voltage that reaches a value equal to or greater than +1 V with respect to the voltage at said reference voltage terminal at some time during said erasing.
- 5. The circuit of claim 1, including at least one forward-biased diode connected between said drains and a terminal having, at some time during said erasing, a voltage lower than the voltage at said drains.
- 6. The circuit of claim 1, wherein said control-gate voltage is the voltage at a feedback terminal, wherein said drain subcircuit includes at least one forward-biased diode connected between said drains and said feedback terminal, and wherein said drain subcircuit includes an impedance connected between said feedback terminal and said reference potential.
- 7. The circuit of claim 6, including a feedback amplifier, wherein said drain subcircuit includes at least one forward-biased diode connected between said drains and said feedback terminal, and wherein said drain subcircuit includes said impedance connected between said feedback terminal and said reference voltage terminal, and wherein the output of said feedback amplifier is said control-gate voltage and wherein the input of said feedback amplifier is connected to said feedback terminal.
- 8. The circuit of claim 1, wherein said source and control-gate voltages are applied for a period of time in the range of 0.1 to 150 seconds.
- 9. The circuit of claim 1, wherein the number of said diodes is chosen to attain a distribution of positive threshold voltage values.
Parent Case Info
This is a division of application Ser. No. 08/106,095, filed Aug. 12, 1993, now U.S. Pat. No. 5,428,578, issued Jun. 27, 1995.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2189346 |
Oct 1987 |
GBX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
106095 |
Aug 1993 |
|