Claims
- 1. A current miuor circuit comprising:a preference side capable of generating a reference current, said reference side having a first transistor and a second transistor that are connected together by a resistor; a load side capable of generating a load current that is proportiona to said reference current, said load current side having an output load transistor having a gate coupled to a gate of said first transistor, a drain of said output load transistor coupled to a load circuit, and a source of said output load transistor coupled to a source of said first transistor; and a voltage source applied across a gate of said first transistor and a drain of said second transistor, wherein said voltage source is representative of a supply voltage of said load circuit thereby improving the ability of said first transistor to track the output current of said output load transistor.
- 2. The circuit of claim 1, wherein said voltage source comprises a current source and a resistor coupled in series.
- 3. The circuit of claim 1, wherein said load circuit is a differential load circuit having third and fourth transistors having sources that are coupled to said drain of said output load transistor and having gates that receive a differential input.
- 4. The circuit of claim 3, wherein said third and fourth transistors have drains that are coupled to said supply voltage of said load circuit.
- 5. The circuit of claim 3, wherein a voltage representative of a common mode associated with said differential input is applied to a gate of said second transistor thereby allowing said second transistor to track a drain-to-source voltage of said output load transistor.
- 6. The circuit of claim 5, wherein said common mode voltage is an average of said differential input.
- 7. A method for maintaining a current ratio in a current mirror circuit, the current mirror circuit having a reference current side with first and second transistors connected by a resistor, and a load current side having an output load transistor with a gate connected to a gate of said first transistor and a drain connected to a load circuit, comprising:generating a reference current in the reference current side; generating a load current in the load current side that is proportional to the reference current generated in the reference current side; supplying the load current to the load circuit; and applying a voltage across a gate of the first transistor and a drain of said second transistor that matches a voltage at the load circuit.
- 8. The method of claim 7, wherein said voltage at the load circuit is a supply voltage applied to said load circuit.
CROSS-REFERENCE TO RELATED APPLICATION(S)
This application is a continuation of U.S. patent application Ser. No. 10/127,752, filed Apr. 23, 2002, now U.S. Pat. No. 6,531,915, which is a continuation of U.S. patent application Ser. No. 09/712,413, filing date Nov. 13, 2000, now U.S. Pat. No. 6,396,335 B1), which claims the benefit of U.S. Provisional Application No. 60/164,988 filed Nov. 11, 1999, all of which are incorporated herein by reference in their entireties.
US Referenced Citations (10)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/164988 |
Nov 1999 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10/127752 |
Apr 2002 |
US |
Child |
10/360810 |
|
US |
Parent |
09/712413 |
Nov 2000 |
US |
Child |
10/127752 |
|
US |