Claims
- 1. A current mirror circuit, comprising:a reference current side having a first transistor and a second transistor, a source of said first transistor coupled to a drain of said second transistor; and a load current side having a third transistor, a gate of said third transistor connected to a gate of said second transistor, a drain of said third transistor connected to a load circuit; wherein a drain-to-source voltage drop across said second transistor matches a drain-to-source voltage drop across said third transistor; wherein a voltage is applied to a gate of said first transistor, said voltage based on a common mode voltage associated with an input of said load circuit.
- 2. The current mirror circuit of claim 1, wherein a reference current in said reference current side tracks changes of a load current in said load current side.
- 3. The current mirror of claim 2, wherein said reference current is scaled relative to said load current.
- 4. The current mirror of claim 1, wherein said source of said first transistor is coupled to said drain of said second transistor through a resistor.
- 5. The current mirror of claim 4, wherein said resistor is determined based on an impedance of said load circuit.
- 6. The current mirror of claim 1, wherein said load circuit includes a differential input having said common mode voltage that is an average of said differential input.
- 7. A current mirror circuit, comprising:a reference current side having a first transistor and a second transistor, a source of said first transistor coupled to a drain of said second transistor; and a load current side having a third transistor, a gate of said third transistor connected to a gate of said second transistor, a drain of said third transistor connected to a load circuit; wherein said load current side supplies a load current to said load circuit, and said reference current side generates a reference current that is proportional to said load current so that said reference current tracks changes in said load current; wherein a voltage is applied to a sate of said first transistor, said voltage based on a common mode voltage associated with an input of said load circuit.
- 8. The current mirror of claim 7, wherein said source of said first transistor is coupled to said drain of said second transistor though a resistor.
- 9. The current mirror of claim 8, wherein said resistor is determined based on an impedance of said load circuit.
- 10. The current mirror of claim 7, wherein said load circuit includes a differential input having said common mode voltage that is an average of said differential input.
- 11. A method for maintaining a current ratio in a current mirror circuit, the current mirror having a reference current side with a first transistor coupled to a second transistor, and a load current side having a third transistor with a gate connected to a gate of the second transistor, comprising:generating a reference current in the reference current side; generating a load current in the load current side that is proportional to the reference current generated in the reference current side; causing a drain-to-source voltage drop across said second transistor to match a drain-to-source voltage drop across said third transistor so that said reference current tracks changes in said load current; applying a voltage to a gate of said first transistor, wherein said voltage is based on a common mode voltage associated with an input of said load circuit.
CROSS-REFERENCE TO RELATED APPLICATION(S)
This application is a continuation of U.S. patent application Ser. No. 10/360,810, filed Feb. 10, 2003 (now U.S. Pat. No. 6,667,654), which is a continuation of U.S. patent application Ser. No. 10/127,752, filed Apr. 23, 2002 (now U.S. Pat. No. 6,531,915), which is a continuation of U.S. patent application Ser. No. 09/712,413, filed Nov. 13, 2000 (now U.S. Pat. No. 6,396,335 B1), which claims the benefit of U.S. Provisional Application No. 60/164,988 filed Nov. 11, 1999, all of which are incorporated herein by reference in their entireties.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 791 876 |
Aug 1997 |
EP |
Non-Patent Literature Citations (1)
Entry |
International Search Report for PCT/US00/42155, dated Aug. 9, 2001, issued by the European Patent Office. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/164988 |
Nov 1999 |
US |
Continuations (3)
|
Number |
Date |
Country |
Parent |
10/360810 |
Feb 2003 |
US |
Child |
10/665620 |
|
US |
Parent |
10/127752 |
Apr 2002 |
US |
Child |
10/360810 |
|
US |
Parent |
09/712413 |
Nov 2000 |
US |
Child |
10/127752 |
|
US |