| "BiCMOS Circuit Technology for a High--Speed SRAM," by Douseki et al., IEEE Journal of Solid--State Circuits, vol. 23, No. 1, Feb. 1988. |
| "Characterization of Speed and Stability of BiNMOS Gates with a Bipolar and PMOSFET Merge Structure," by Momose et al., published in IEDM, 1990. |
| A. Watanabe, "Future BiCMOS Technology for Scaled Supply Voltage," 1989, IEEE IEDM, pp. 16.5.1-16.5.4. |
| T. Hanibuchi, "A Bipolar--PMOS Merged Basic Cell for 0.8 um BiCMOS Sea--of--Gates," IEEE 1990 CICC, pp. 4.2.1-4.2.4. |
| K. Kumagai, "A 150 K Gate 250 ps BiCMOS SOG with an Emitter--Followed CMOS (EMOS) Cell," IEEE 1990 CICC, pp. 4.3.1-4.3.4. |
| A. Alverez, "BiCMOS Technology and Applications," pp. 237-238, After Feb. 16, 1989. |
| A. El Gamal (Applicant), "BiNMOS: A Basic Cell for BiCMOS Sea--of--Gates," Paper (4 pages). |
| T. Hayashi, "SDC Cell-- A Novel CMOS/BiCMOS Design Methodology for Mainframe Arithmetic Module Generation," IEEE 1989, CICC, May 15, 1989, pp. 17.7.1-17.7.4. |
| W. Chin, "Push--Pull Driver Using Bipolar and Complementary Metal--Oxide Semiconductor Devices," IBM Technical Disclosure Bulletin, vol. 16, No. 11, Apr. 1974, pp. 3570-3571. |
| W. Pricer, "Combination CMOS/Bipolar Driver for High Capacitance,+ IBM Technical Disclosure Bulletin," vol. 27, No. 4A, Sep. 1984, pp. 1974-1975. |
| T. Sunaga, "Merged Bipolar--CMOS Device," IBM Technical Disclosure Bulletin, vol. 28, No. 8, Jan. 1986, pp. 3558-3561. |
| A. Wong et al., "A High Density BiCMOS Direct Drive Array," IEEE 1988 Custom Integrated Circuits Conference, pp. 20.6.1-20.6.3. |
| H. Fukuda et al., "A BiCMOS Channelless Masterslice with On--Chip Voltage Converter," International Solid State Circuits Conference 1989, Feb. 16, 1989, pp. 176-177. |
| El Gamel, Abbas et al., "BiNMOS: A Basic Cell for BiCMOS--Sea--of--Gates", dated May 15, 1989. |
| Watanabe et al., "Future BiCMOS Technology for Scaled Supply Voltage", Dec. 30, 1989 in IEDM'89. |