"0.5 Micron BiCMOS Technology", Momose et al., Circuit Technology R & D Hewlett-Packard Company, 1987 IEEE. |
K. Momose et al., "0.5 Micron BICMOS Technology", 1987 IEDM (IEEE-Int'l Electron Devices Meeting), pp. 838-840. |
A. Watanabe et al., "Future BiCMOS Technology for Scaled Supply Voltage", 1989. |
IEDM (IEEE-Int'l Electron Devices Meeting), pp. 429-432, Dec. 3-6, 1989. |
H. Shin et al., "Full-Swing Complementary BiCMOS Logic Circuits", (Proc. 1989 IEEE Bipolar Circuits and Technology Meeting, Sep. 1989), pp. 229-232. |
K. Natori et al., "A 34ns 256K DRAM", 1983 IEEE--Int'l Solid State Circuit Conf., Dig. of Technical Papers, pp. 232-233, 2/25/1983. |
K. Itoh et al., "An Experimental 1Mb DRAM with On-Chip Voltage Limiter", 1984 IEEE-ISSCC (Dig. of Tech. Papers), pp. 282-283, 2/24/1984. |
S. Kohyama et al., "Directions in CMOS Technology", 1983 IEDM (IEEE-Int'l Electron Devices Meeting), pp. 151-154. |