Claims
- 1. An electronic circuit comprising a BiCMOS bus line driver circuit for driving a bus line in a substantially zero-static-power mode connected between first and second supply terminals, the driver having:
- an input node and an output node;
- a CMOS input device having a data input connected to the input node and having a data output, wherein an NMOS transistor of said CMOS input device has a gate coupled to said input node;
- a first bipolar transistor having a control input coupled to the data output of the CMOS input device and having a current channel connected between the output node and the second supply terminal for discharging the output node under control of the CMOS input device; and
- control circuitry coupled between the output node and the control input of the first bipolar transistor for increasing a discharging capability of the first bipolar transistor in response to a glitch at the output node and for preventing the first bipolar transistor from reaching saturation.
- 2. The circuit of claim 1, wherein the control circuitry comprises at least one of:
- a second bipolar transistor forming a Darlington configuration with the first bipolar transistor and having a collector-emitter path connected between a collector and a base of the first bipolar transistor; and
- a transistor having a current channel connected in series with current channels of transistors of the CMOS input device and having a control node coupled to the output node.
- 3. The circuit of claim 1, wherein the control circuitry comprises at least one of:
- a second bipolar transistor forming a Darlington configuration with the first bipolar transistor and having a collector-emitter path connected between the first supply terminal and a base of the first bipolar transistor, a diode having an anode connected to the data output of the CMOS input device and to a base of the second bipolar transistor and a cathode coupled to the output node; and
- a transistor having a current channel connected in series with current channels of transistors of the CMOS input device and having a control node.
Parent Case Info
This is a continuation of application Ser. No. 08/049,741, filed Apr. 19, 1993, abandoned.
US Referenced Citations (12)
Foreign Referenced Citations (2)
Number |
Date |
Country |
1177716 |
Jul 1989 |
JPX |
2239750 |
Jul 1991 |
GBX |
Non-Patent Literature Citations (1)
Entry |
IBM Techn. Discl. Bull. vol. 35, No. 1B, pp. 196-197; Jun. 1992. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
49741 |
Apr 1993 |
|