Claims
- 1. A semiconductor device comprising:
- (a) a semiconductor substrate having a major surface;
- (b) a first semiconductor region of one conductivity type;
- (c) a second semiconductor region of the opposite conductivity type facing said surface, surrounding said first region forming a first PN junction therewith;
- (d) a third semiconductor region of said one conductivity type surrounding said second region forming a second PN junction therewith;
- (e) said first region having a first lightly doped portion adjacent to said first PN junction and a first heavily doped portion facing said surface and forming a third junction between said first lightly and first heavily doped portions;
- f. said third junction being located from said first PN junction by a distance whose greatest distance in a perpendicular direction at any point in said first PN junction is less than the diffusion length L.sub.1 of minority carriers in said lightly doped portion and having an electric field at said third junction which is larger than 10.sup.3 V/cm.
- g. said third region having a second lightly doped portion adjacent to said second PN junction and a second heavily doped portion facing said surface, surrounding said lightly doped portion and forming a fourth junction between said second lightly and second heavily doped portions;
- (h) said fourth junction being located from said second PN junction by a distance whose greatest distance in a perpendicular direction at any point in said second PN junction is less than the diffusion length L.sub.2 of minority carriers in said lightly doped portion and having an electric field at said fourth junction which is larger than 10.sup.3 V/cm, and
- (i) biasing means for transporting majority carriers in said first region to said third region in a first period and transporting majority carriers in said third region to said first region in a second period.
- 2. A semiconductor device according to claim 1, in which said second heavily doped portion has a portion extended inwardly along said surface.
- 3. A semiconductor device according to claim 1 in which the potential barriers at said third and fourth junctions is larger than 0.1 eV.
- 4. A semiconductor device according to claim 1 in which said electric field at said third and fourth junctions is larger than kT/(qL) where k is the Bolzmann constant, T is the temperature and q is the charge of the minority carrier.
- 5. A semiconductor device according to claim 1 in which said second region includes a layer portion lying parallel to said major surface and a ring-like portion rising from said layer portion to said major surface, said ring-like portion being highly doped.
- 6. A semiconductor device according to claim 5 in which said second heavily doped portion of said third region includes a layer portion lying parallel to said major surface and a ring-like portion rising from said second heavily doped portion to said major surface.
- 7. A semiconductor device according to claim 6 in which said layer portion of said second region extends laterally into contact with said ring-like portion of said second heavily doped portion of said third region.
Priority Claims (3)
Number |
Date |
Country |
Kind |
47-550 |
Dec 1972 |
JA |
|
49-35307 |
Mar 1974 |
JA |
|
49-125869 |
Oct 1974 |
JA |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of applicants' copending application, Ser. No. 561,914, filed Mar. 25, 1975, which in turn is a continuation-in-part of applicants' application Ser. No. 427,648, filed Dec. 26, 1973, now abandoned and assigned to the same assignee.
Foreign Referenced Citations (2)
Number |
Date |
Country |
2,130,399 |
Mar 1972 |
FR |
906,036 |
Sep 1962 |
UK |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
561914 |
Mar 1975 |
|
Parent |
427648 |
Dec 1973 |
|