This application claims the priority benefit of Chinese application serial no. 202111353958.5, filed on Nov. 12, 2021. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The present application relates to the field of switching power supply, and particularly relates to a biphasic Dickson switched capacitor converter.
Conventional inductive direct current-direct current (DC-DC) converters (for example, buck, boost, buck-boost, etc.) are widely used in 5G base station, server power supply, and mobile phone motherboard to achieve a conversion between different voltages. However, a conversion efficiency of the conventional inductive converter is generally inefficient due to large switching loss and inductive loss. In some applications, such as 5G communication with high power consumption and mobile phones with high power fast charging, the inductive converter requires higher conversion efficiency. Conventional inductive converters do not meet requirements of the conversion efficiency.
Since the energy density of capacitors is higher than that of inductors, the conversion efficiency of switched capacitor converters using capacitors for energy transmission is much higher than that of the inductive DC-DC converter, and the switched capacitor converters are widely used in various high efficiency scenarios. And Dickson switched capacitor converters are widely used because of their low equivalent impedance.
As shown in
Although the conventional biphasic Dickson 4:1 switched capacitor converter do not have switching-off loss and inductive loss, it still needs to overcome two parasitic capacitors Cds and Cgd when the power transistor is turned on, therefore, the two parasitic capacitors have a certain switching-on loss. For high voltage and low current applications, a ratio of switching-on loss is larger due to higher voltage differences of the two capacitors Cds and Cgd, which limits the further improvement of converter efficiency of the conventional biphasic Dickson 4:1 switched capacitor converter.
The present application is directed to the above-mentioned problems, and a biphasic switched capacitor converter is proposed, all primary power transistors can turn on at zero voltage by using an auxiliary circuit, thereby reducing switching loss. Furthermore, the biphasic switched capacitor converter is a biphasic N:1 zero voltage switching-on (ZVS) switched capacitor converter.
An aspect of the embodiments of the present application provides a biphasic dickson switched capacitor converter, including a first branch, a second branch and an auxiliary circuit, the auxiliary circuit is connected between the first branch and the second branch, the first branch and the second branch are connected in parallel to an output terminal of the biphasic dickson switched capacitor converter, and power transistors of the first branch and the second branch are primary power transistors; the auxiliary circuit is configured to transfer an electric charge or electric charges on one of the first branch and the second branch to another of the first branch and the second branch during a dead time when the primary power transistors are turned off, so that voltage difference between both terminals of each of the primary power transistors become zero to, then the primary power transistors are turned on under a zero voltage respectively.
In some embodiments of the present application, the biphasic dickson switched capacitor converter is a biphasic dickson 4:1 switched capacitor converter, the first branch includes a first power transistor, a second power transistor, a fifth power transistor, a sixth power transistor, a seventh power transistor, an eighth power transistor, a first capacitor, a second capacitor and a third capacitor, and the second branch includes a third power transistor, a fourth power transistor, a ninth power transistor, a tenth power transistor, an eleventh power transistor, a twelfth power transistor, a fourth capacitor, a fifth capacitor and a sixth capacitor.
A first terminal of the eighth power transistor and a first terminal of the twelfth power transistor are connected as an input terminal of the biphasic dickson switched capacitor converter, the input terminal of the biphasic dickson switched capacitor converter is connected to an external input voltage, a second terminal of the eighth power transistor is connected to a first terminal of the seventh power transistor and a first terminal of the third capacitor respectively, and a second terminal of the twelfth power transistor is connected to a first terminal of the eleventh power transistor and a first terminal of the sixth capacitor respectively.
A second terminal of the seventh power transistor is connected to a first terminal of the sixth power transistor and a first terminal of the fifth capacitor respectively, and a second terminal of the eleventh power transistor is connected to a first terminal of the tenth power transistor and a first terminal of the second capacitor respectively.
A second terminal of the sixth power transistor is connected to a first terminal of the fifth power transistor and a first terminal of the first capacitor, and a second terminal of the tenth power transistor is connected to a first terminal of the ninth power transistor and a first terminal of the fourth capacitor respectively.
A second terminal of the fifth power transistor is connected to a first terminal of the second power transistor, and a second terminal of the ninth power transistor is connected to a first terminal of the third power transistor.
A second terminal of the second power transistor is connected to a first terminal of the first power transistor, a second terminal of the first capacitor, a second terminal of the second capacitor and a second terminal of the third capacitor respectively; a second terminal of the third power transistor is connected to a first terminal of the fourth power transistor, a second terminal of the fourth capacitor, a second terminal of the fifth capacitor and a second terminal of the sixth capacitor respectively; and a second terminal of the first power transistor and a second terminal of the fourth power transistor are grounded.
The second terminal of the fifth power transistor, the first terminal of the second power transistor, the first terminal of the third power transistor and the second terminal of the ninth power transistor are connected as the output terminal.
The first terminal of the first power transistor, the second terminal of the second power transistor, the second terminal of the first capacitor, the second terminal of the second capacitor and the second terminal of the third capacitor are connected as a first node of the first branch, and the second terminal of the third power transistor, the first terminal of the fourth power transistor, the second terminal of the fourth capacitor, the second terminal of the fifth capacitor and the second terminal of the sixth capacitor are connected as a second node of the second branch.
In some embodiments of the present application, the auxiliary circuit includes a thirteenth power transistor, a fourteenth power transistor, a fifteenth power transistor, a sixteenth power transistor and an inductor; a first terminal of the thirteenth power transistor is connected to the first node, a second terminal of the thirteenth power transistor is connected to a first terminal of the inductor and a first terminal of the fourteenth power transistor respectively, and a second terminal of the fourteenth power transistor is grounded; and a second terminal of the inductor is connected to a first terminal of the fifteenth power transistor and a first terminal of the sixteenth power transistor respectively, a second terminal of the fifteenth power transistor is grounded, and a second terminal of the sixteenth power transistor is connected to the second node.
In some embodiments of the present application, a working sequence of the biphasic dickson switched capacitor converter includes four stages as follows.
A first stage: the second power transistor, the fourth power transistor, the sixth power transistor, the eighth power transistor, the ninth power transistor, the eleventh power transistor, the fourteenth power transistor and the sixteenth power transistor are turned on, and remaining power transistors are turned off; the first capacitor, the second capacitor and the third capacitor are in a charging state, the fourth capacitor, the fifth capacitor and the sixth capacitor are in a discharging state, and a current on the inductor is zero.
A second stage: the thirteenth power transistor and the sixteenth power transistor are turned on, and remaining power transistors are turned off, the current on the inductor increases and then decreases, and the second stage ends when the current on the inductor decreases to zero.
A third stage: the first power transistor, the third power transistor, the fifth power transistor, the seventh power transistor, the tenth power transistor, the twelfth power transistor, the thirteenth power transistor and the fifteenth power transistor are turned on, and remaining power transistors are turned off; the first capacitor, the second capacitor and the third capacitor are in the discharging state, the fourth capacitor, the fifth capacitor and the sixth capacitor are in the charging state, and the current on the inductor is zero.
A fourth stage: the thirteenth power transistor and the sixteenth power transistor are turned on, and remaining power transistors are turned off, the current on the inductor increases and then decreases, and the fourth stage ends when the current on the inductor decreases to zero, and returning to the first stage.
In some embodiments of the present application, the biphasic dickson switched capacitor converter is biphasic Dickson N:1 switched capacitor converter, and N is an integer greater than or equal to 5.
The first branch includes a first power transistor, a second power transistor, N first sub power transistors and N−1 first sub capacitors, and the second branch includes a third power transistor, a fourth power transistor, N second sub power transistor and N−1 second sub capacitors;
both terminals of the auxiliary circuit are connected to a first node between the first power transistor and the second power transistor and a second node between the third power transistor and the fourth power transistor respectively.
An input terminal of the biphasic dickson switched capacitor converter is connected to the output terminal through the N first sub power transistors and the N−1 second sub capacitors respectively, the N first sub power transistors are connected in turn, and the N−1 second sub capacitors are connected in turn.
Two adjacent first sub power transistors form a first sub power transistor pair, two adjacent first sub power transistor pairs include a same first sub power transistor; and two adjacent second sub power transistors form a second sub power transistor pair, two adjacent second sub power transistor pairs include a same second sub power transistor.
Any two adjacent first sub power transistor pairs include a first pair of first sub power transistor pair and a second pair of first sub power transistor pair, one of the N−1 first sub capacitors is connected between two first sub power transistors of the first pair of first sub power transistor pair, one of the N−1 second sub capacitors is connected between two first sub power transistors of the second pair of first sub power transistor pair.
Any two adjacent second sub power transistor pairs include a first pair of second sub power transistor pair and a second pair of second sub power transistor pair, another of the N−1 first sub capacitors is connected between two second sub power transistors of the first pair of second sub power transistor pair, and another of the N−1 second sub capacitors is connected between two second sub power transistors of the second pair of second sub power transistor pair.
One of the N−1 first sub capacitors is connected between two first sub power transistors of a 1-th first sub power transistor pair which is connected the output terminal, and one of the N−1 second sub capacitors is connected between two second sub power transistors of a 1-th second sub power transistor pair which is connected the output terminal.
All second terminals of the N−1 first sub capacitors are connected to the first node, and all second terminals of the N−1 second sub capacitors are connected to the second node.
In some embodiments of the present application, the thirteenth power transistor, the fourteenth power transistor, the fifteenth power transistor and the sixteenth power transistor are N-type power transistors; or the thirteenth power transistor and the sixteenth power transistor are P-type power transistors, and the fourteenth power transistor and the fifteenth power transistor are N-type power transistors.
In some embodiments of the present application, the auxiliary circuit includes a thirteenth power transistor, a sixteenth power transistor, a first diode, a second diode and an inductor; a first terminal of the thirteenth power transistor is connected to the first branch, a second terminal of the thirteenth power transistor is connected to a first terminal of the first diode and a first terminal of the inductor, a second terminal of the first diode is grounded; and a second terminal of the inductor is connected to a first terminal of the second diode and a first terminal of the sixteenth power transistor, a second terminal of the second diode is grounded, and a second terminal of the sixteenth power transistor is connected to the second branch.
In some embodiments of the present application, the auxiliary circuit includes a thirteenth power transistor, a sixteenth power transistor and inductor, a first terminal of the thirteenth power transistor is connected to the first branch, a second terminal of the thirteenth power transistor is connected to a first terminal of the inductor, a second terminal of the inductor is connected to a first terminal of the sixteenth power transistor, and a second terminal of the sixteenth power transistor is connected to the second branch.
In some embodiments of the present application, the thirteenth power transistor and the sixteenth power transistor are N-type power transistors or P-type power transistors.
The above-mentioned control sequence is used in the biphasic switched capacitor converter, of course, the biphasic switched capacitor converter can use other control sequence.
The auxiliary circuit are added between two branches at outer side of the biphasic switched capacitor converter, an electric charge or electric charges at a branch can be transferred to another branch by controlling the auxiliary circuit during a dead time when all primary power transistors are turned off, so as to realize zero voltage switching (ZVS) of all primary power transistors and reduce the switching loss. The on-resistance of the auxiliary power transistor is much larger than the on-resistance of the primary power transistor, and the cost is very low. The inductance value of the auxiliary inductor is small and the package size and cost are also very low. Therefore, by adding the auxiliary circuit, the biphasic switched capacitor converter of the embodiments of the present application can significantly reduce the switching loss of a switched capacitor converter, improve efficiency, and has good performance benefits and commercial prospects.
To make the aforementioned more comprehensible, several embodiments accompanied with drawings are described in detail as follows.
The accompanying drawings are included to provide a further understanding of the disclosure, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
To describe the technical solutions in embodiments of the present application more clearly, the following briefly describes the accompanying drawings required for describing the embodiments. It should be noted that, the embodiments of the present application and the features in the different embodiments may be combined with each other under the condition that they do not conflict with each other.
As shown in
The primary power circuit includes a first branch and a second branch, the first branch includes the first power transistor Q1, the second power transistor Q2, the fifth power transistor QSA, the sixth power transistor Q6A, the seventh power transistor Q7A, the eighth power transistor Q8A, the first capacitor OA, the second capacitor C2B and the third capacitor C3A, and the second branch includes the third power transistor Q3, the fourth power transistor Q4, the ninth power transistor QSB, the tenth power transistor Q6B, the eleventh power transistor Q7B, the twelfth power transistor Q8B, the fourth capacitor C1B, the fifth capacitor C2A and the sixth capacitor C3B.
A first terminal of the eighth power transistor Q8A and a first terminal of the twelfth power transistor Q8B are connected as an input terminal of the biphasic dickson switched capacitor converter, the input terminal of the biphasic dickson switched capacitor converter is connected to an external input voltage, a second terminal of the eighth power transistor Q8A is connected to a first terminal of the seventh power transistor Q7A and a first terminal of the third capacitor C3A respectively, and a second terminal of the twelfth power transistor Q8B is connected to a first terminal of the eleventh power transistor Q7B and a first terminal of the sixth capacitor C3B respectively.
A second terminal of the seventh power transistor Q7A is connected to a first terminal of the sixth power transistor Q6A and a first terminal of the fifth capacitor C2A respectively, and a second terminal of the eleventh power transistor Q7B is connected to a first terminal of the tenth power transistor Q6B and a first terminal of the second capacitor C2B respectively.
A second terminal of the sixth power transistor Q6A is connected to a first terminal of the fifth power transistor Q5A and a first terminal of the first capacitor OA, and a second terminal of the tenth power transistor Q6B is connected to a first terminal of the ninth power transistor Q5B and a first terminal of the fourth capacitor C1B respectively.
A second terminal of the fifth power transistor Q5A is connected to a first terminal of the second power transistor Q2, and a second terminal of the ninth power transistor Q5B is connected to a first terminal of the third power transistor Q3.
A second terminal of the second power transistor Q2 is connected to a first terminal of the first power transistor Q1, a second terminal of the first capacitor OA, a second terminal of the second capacitor C2B and a second terminal of the third capacitor C3A respectively; a second terminal of the third power transistor Q3 is connected to a first terminal of the fourth power transistor Q4, a second terminal of the fourth capacitor C1B, a second terminal of the fifth capacitor C2A and a second terminal of the sixth capacitor C3B respectively; and a second terminal of the first power transistor Q1 and a second terminal of the fourth power transistor Q4 are grounded.
The second terminal of the fifth power transistor Q5A, the first terminal of the second power transistor Q2, the first terminal of the third power transistor Q3 and the second terminal of the ninth power transistor Q5B are connected as the output terminal.
The first terminal of the first power transistor Q1, the second terminal of the second power transistor Q2, the second terminal of the first capacitor OA, the second terminal of the second capacitor C2B and the second terminal of the third capacitor C3A are connected as a first node CFLA of the first branch, and the second terminal of the third power transistor Q3, the first terminal of the fourth power transistor Q4, the second terminal of the fourth capacitor C1B, the second terminal of the fifth capacitor C2A and the second terminal of the sixth capacitor C3B are connected as a second node CFLB of the second branch.
The auxiliary circuit includes the thirteenth power transistor QX1A, the fourteenth power transistor QX2A, the fifteenth power transistor QX2B, the sixteenth power transistor QX1B and the inductor L.
A first terminal of the thirteenth power transistor QX1A is connected to the first node CFLA, a second terminal of the thirteenth power transistor QX1A is connected to a first terminal of the inductor L and a first terminal of the fourteenth power transistor QX2A respectively, and a second terminal of the fourteenth power transistor QX2A is grounded.
A second terminal of the inductor L is connected to a first terminal of the fifteenth power transistor QX2B and a first terminal of the sixteenth power transistor QX1B respectively, a second terminal of the fifteenth power transistor QX2B is grounded, and a second terminal of the sixteenth power transistor QX1B is connected to the second node CFLB.
All power transistors in the first branch and the second branch are primary power transistors, and each primary power transistor has a parasitic capacitor.
In steady state working conditions, VIN=4*VOUT, VC1A=VC1B=VOUT, VC2A=VC2B=2*VOUT, VC3A=VC3B=3*VOUT. The VIN presents an input voltage, the VOUT presents an output voltage, the VC1A presents a voltage difference between both terminals of the first capacitor OA, the VC2B presents a voltage difference between both terminals of the second capacitor C2B, the VC3A presents a voltage difference between both terminals of the third capacitor C3A, the VC1B presents a voltage difference between both terminals of the fourth capacitor C1B, the VC2A presents a voltage difference between both terminals of the fifth capacitor C2A, and the VC3B presents a voltage difference between both terminals of the sixth capacitor C3B.
Stage 0 (t0-t1): As shown in
Stage 1 (t1-t2): As shown in
Before the moment t1, a voltage of the first node CFLA is VOUT and a voltage of the second node CFLB are zero. From the moment t1, the inductor L is connected between the first node CFLA and the second node CFLB, then a parasitic capacitor of the first node CFLA and a parasitic capacitor of the second node CFLB, and the inductor L start to resonate. The voltage of the first node CFLA syntonically decreases, the voltage of the second node CFLB syntonically increases, and the current of the inductor L gradually increases. When the voltage of the first node CFLA and the voltage of the second node CFLB are same, the current through the inductor L reach a positive peak value. Then, the voltage of the first node CFLA maintains decreasing, the voltage of the second node CFLB maintains increasing, and the current of the inductor begins to decrease. At the moment t2, the voltage of the first node CFLA resonates to zero, the voltage of the second node CFLB resonates to VOUT, and the current of the inductor L decreases to zero, then the biphasic 4:1 switched capacitor converter enters in stage 2.
It can be seen that the electric charges of the first node CFLA can be transferred to the second node CFLB by using the resonance between the inductor and the parasitic capacitors in stage 1. A ZVS condition is thus provided for the first power transistor Q1, the third power transistor Q3, the fifth power transistor QSA, the seventh power transistor Q7A, the tenth power transistor Q6B and twelfth power transistor Q8B to be turned on in the next stage.
Stage 2 (t2-t3): As shown in
Stage 3 (t3-t4): As shown in
Before the moment t3, the voltage of the first node CFLA is zero and the voltage of the second node CFLB is the output voltage. From the moment t3, the inductor L is connected between the first node CFLA and the second node CFLB, then the parasitic capacitor of the first node CFLA, the parasitic capacitor of the second node CFLB and the inductor L start to resonate. The voltage of the first node CFLA syntonically increases, the voltage of the second node CFLB syntonically decreases, and the current of the inductor L gradually increases in negative direction. When the voltage of the first node CFLA and the voltage of the second node CFLB are same, the current through the inductor L reaches a negative peak value. Then, the voltage of the first node CFLA maintains increasing, the voltage of the second node CFLB maintains decreasing, and the current of the inductor L begins to decrease in negative direction. By the moment t0, the voltage of the first node CFLA resonates to the output voltage, the voltage of the second node CFLB resonates to zero, and the current of the inductor L decreases to zero. Then the biphasic 4:1 switched capacitor converter returns to the stage 0.
It can be seen that the electric charges of the second node CFLB can be transferred to the first node CFLA by using the resonance between inductor L and the parasitic capacitors in stage 3. The ZVS condition is thus provided for the second power transistor Q2, the fourth power transistor Q4, the sixth power transistor Q6A, the eighth power transistor Q8A, the ninth power transistor Q5B and the eleventh power transistor Q7B to be turned on in the next stage.
According to the biphasic switched capacitor converter, by controlling the thirteenth power transistor QX1A, the fourteenth power transistor QX2A, the sixteenth power transistor QX1B and the fifteenth power transistor QX2B according to the above-mentioned control sequence, the electric charges on the first node CFLA can be transferred to the second node CFLB via the inductor L within the stage 1, and the electric charges on the second node CFLB can be transferred to the first node CFLA via the inductor L within the stage 3, so that the voltage difference of both terminal of each of the first power transistor Q1, the second power transistor Q2, the third power transistor Q3, the fourth power transistor Q4, the fifth power transistor QSA, the ninth power transistor Q5B, the sixth power transistor Q6A, the tenth power transistor Q6B, the seventh power transistor Q7A, the eleventh power transistor Q7B, the eighth power transistor Q8A and the twelfth power transistor Q8B are zero before these power transistors are turned on respectively, which greatly reduces the switching loss and improves the conversion efficiency of the switched capacitor converter.
Based on the biphasic 4:1 switched capacitor converter shown in
When N is an integer greater than or equal to 5, as shown in
The first branch comprises a first power transistor Q1, a second power transistor Q2, N first sub power transistors and N−1 first sub capacitors, and the second branch comprises a third power transistor Q3, a fourth power transistor Q4, N second sub power transistor and N−1 second sub capacitors.
Both terminals of the auxiliary circuit are respectively connected to a first node CFLA between the first power transistor Q1 and the second power transistor Q2 which are connected with each other and a second node CFLB between the third power transistor Q3 and the fourth power transistor Q4 which are connected with each other. A circuit structure of the auxiliary circuit of the biphasic N:1 switched capacitor converter of
An input terminal of the biphasic dickson switched capacitor converter is connected to an external input voltage, the input terminal is connected to the output terminal of the biphasic dickson switched capacitor converter through the N first sub power transistors and the N−1 second sub capacitors respectively, the N first sub power transistors are connected in turn, and the N−1 second sub capacitors are connected in turn.
Any two adjacent first sub power transistors form a first sub power transistor pair, any two adjacent first sub power transistor pairs include a same first sub power transistor; and any two adjacent second sub power transistors form a second sub power transistor pair, any two adjacent second sub power transistor pairs include a same second sub power transistor.
Any two adjacent first sub power transistor pairs are configured to connect to a first terminal of a first sub capacitor of the N−1 first sub capacitors and a first terminal of a second sub capacitor of the N−1 second sub capacitors respectively, for example, any two adjacent first sub power transistor pairs include a first pair of first sub power transistor pair and a second pair of first sub power transistor pair, a first terminal of one of the N−1 first sub capacitors is connected between two first sub power transistors of the first pair of first sub power transistor pair, a first terminal of one of the N−1 second sub capacitors is connected between two first sub power transistors of the second pair of first sub power transistor pair.
Any two adjacent second sub power transistor pairs are configured to connect to a first terminal of another first sub capacitor of the N−1 first sub capacitors and a first terminal of another second sub capacitor of the N−1 second sub capacitors respectively, for example, any two adjacent second sub power transistor pairs include a first pair of second sub power transistor pair and a second pair of second sub power transistor pair, a first terminal of another of the N−1 first sub capacitors is connected between two second sub power transistors of the first pair of second sub power transistor pair, and a first terminal of another of the N−1 second sub capacitors is connected between two second sub power transistors of the second pair of second sub power transistor pair.
The output terminal is connected to a 1-th first sub power transistor pair and a 1-th second sub power transistor pair respectively, a first terminal of one of the N−1 first sub capacitors is connected between two first sub power transistors of the 1-th first sub power transistor pair, and a first terminal of one of the N−1 second sub capacitors is connected between two second sub power transistors of the 1-th second sub power transistor pair.
All second terminals of the N−1 first sub capacitors are connected to the first node CFLA, and all second terminals of the N−1 second sub capacitors are connected to the second node CFLB.
For example, as shown in
The input terminal of the biphasic dickson switched capacitor converter is connected to the output terminal of the biphasic dickson switched capacitor converter through the N-th first sub power transistor Q(N+4)A, the (N−1)-th first sub power transistor Q(N+3)A, . . . , the 2-th first sub power transistor and the 1-th first sub power transistor respectively.
The N second sub power transistors include a 1-th second sub power transistor, a 2-th second sub power transistor, . . . , a (N−1)-th second sub power transistor Q(N+3)B and a N-th second sub power transistor Q(N+4)B which are connected with each other in turn, the 1-th second sub power transistor is the ninth power transistor QSB, the 2-th second sub power transistor is the tenth power transistor Q6B, the ninth power transistor Q5B and the tenth power transistor Q6B form a 1-th second sub power transistor pair, the sixth power transistor Q6B and a second sub power transistor (no shown in
The input terminal of the biphasic dickson switched capacitor converter is connected to the output terminal of the biphasic dickson switched capacitor converter through the N-th second sub power transistor Q(N+4)B, the (N−1)-th second sub power transistor Q(N+3)B, . . . , the 2-th second sub power transistor and the 1-th second sub power transistor respectively.
The second terminal of the second power transistor Q2, second terminals of all the first sub capacitors and the first terminal of the first power transistor Q1 are connected as a first node CFLA, and the second terminal of the third power transistor Q3, second terminals of all the second sub capacitors and the first terminal of the fourth power transistor Q4 are connected as a second node CFLB.
The first terminal of the first capacitor OA is connected between the fifth power transistor Q5A and the sixth power transistor Q6A of the 1-th first sub power transistor pair, and the first terminal of the second capacitor C2B is connected to between the tenth power transistor Q6B and the second sub power transistor, which is adjacent to the tenth power transistor Q6B, of the 2-th second sub power transistor pair. When the N is an even number, a first terminal of the (N−1)-th first sub capacitor is connected between the (N−1)th first sub power transistor Q(N+3)A and the N-th first sub power transistor Q(N+4)A of the (N−1)-th first sub power transistor pair, and when the N is an odd number, the first terminal of the (N−1)-th first sub capacitor is connected between the (N−1)th second sub power transistor Q(N+3)B and the N-th second sub power transistor Q(N+4)B of the (N−1)-th second sub power transistor pair.
The first terminal of the fourth capacitor C1B is connected between the ninth power transistor Q5B and the tenth power transistor Q6B of the 1-th second sub power transistor pair, and the first terminal of the fifth capacitor C2A is connected to between the sixth power transistor Q6A and the first sub power transistor, which is adjacent to the sixth power transistor Q6A, of the 2-th first sub power transistor pair. When the N is an even number, a first terminal of the (N−1)-th second sub capacitor is connected between the (N−1)th second sub power transistor Q(N+3)B and the N-th second sub power transistor Q(N+4)B of the (N−1)-th second sub power transistor pair, and when the N is an odd number, the first terminal of the (N−1)-th second sub capacitor is connected between the (N−1)th first sub power transistor Q(N+3)A and the N-th first sub power transistor Q(N+4)A of the (N−1)-th first sub power transistor pair.
In all embodiments of the present application, all the power transistors and all the sub power transistors are switch transistors, for example, P-type transistors or N-type transistors. All the power transistors and all the sub power transistors of the first branch and the second branch are primary power transistors, and each primary power transistor has a parasitic capacitor.
The auxiliary circuit shown in
As shown in
According to another embodiment of the present application, as shown in
According to another embodiment of the present application, as shown in
Since the specific implementation modes of the circuit structure are various, and the corresponding control methods are also various, they cannot be exemplified one by one in the present application, after those skilled in the art understand the contents of the present application, various modifications, variations or equivalents of the above described examples may be readily conceived, but still be controlled by the limitations set forth in the claims and any equivalents thereof
Number | Date | Country | Kind |
---|---|---|---|
202111353958.5 | Nov 2021 | CN | national |