Claims
- 1. An integrated capacitor within an integrated semiconductor circuit, the capacitor comprising:a bottom electrode of a first conductivity type on a thick oxide region, the bottom electrode including: a bottom layer of silicon, and a second layer of polysilicon on top of the bottom layer, the second layer having an opening that extends to a top surface of the bottom layer; a dielectric layer on top of the bottom electrode, conforming to the bottom and sides of the opening; and a top electrode of a second conductivity type on top of the dielectric, the top electrode including: a third layer of polysilicon in the opening conforming to a surface of the dielectric layer, wherein the third layer is separated at the sides of the opening from the second layer by the dielectric, and separated at the bottom of the opening from the bottom layer by the dielectric layer; and a top layer of polysilicon on top of the third silicon layer.
- 2. The capacitor of claim 1, wherein the dielectric includes an oxide layer and a silicon nitride layer.
- 3. The capacitor of claim 2, wherein the integrated semiconductor circuit includes at least one MOS transistor and at least one bipolar transistor, and wherein the bottom polysilicon layer corresponds to a gate electrode of the at least one MOS transistor.
- 4. The capacitor of claim 3, wherein the second polysilicon layer corresponds to a base of the at least one bipolar transistor.
- 5. The capacitor of claim 4, wherein the third polysilicon layer corresponds to a spacer of the at least one bipolar transistor.
- 6. The capacitor of claim 3, wherein the top polysilicon layer corresponds to an emitter of the at least one bipolar transistor.
- 7. The capacitor of claim 2, wherein the opening has a maximum width of approximately 0.35 μm.
- 8. The capacitor of claim 7, wherein the oxide layer has a thickness of approximately 10 nm.
- 9. The capacitor of claim 8, wherein the silicon nitride layer has a thickness of approximately 30 nm.
- 10. The capacitor of claim 9, wherein the gate dimensions of any MOS components of the integrated circuit are less than 0.35 μm.
- 11. The capacitor of claim 2, wherein the bottom electrode is P-type doped and the top electrode is N-type doped.
- 12. The capacitor of claim 6, wherein the opening has a maximum width of approximately 0.35 μm.
- 13. The capacitor of claim 12, wherein the oxide layer has a thickness of approximately 10 μm.
- 14. The capacitor of claim 13, wherein the silicon nitride layer has a thickness of approximately 30 nm.
- 15. The capacitor of claim 14, wherein the gate dimensions of any MOS components of the integrated circuit are less than 0.35 μm.
Priority Claims (1)
Number |
Date |
Country |
Kind |
96 16065 |
Dec 1996 |
FR |
|
Parent Case Info
This application is a division of application Ser. No. 08/994,280, filed Dec. 19, 1997, entitled METHOD OF MANUFACTURING A CAPACITOR AS PART OF AN INTEGRATED SEMICONDUCTOR CIRCUIT, and now U.S. Pat. No. 6,187,646.
US Referenced Citations (18)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 581 475 |
Oct 1994 |
EP |
0 746 1996 |
Dec 1996 |
EP |
06232338 |
Aug 1994 |
JP |
Non-Patent Literature Citations (3)
Entry |
French Preliminary Search Report from French Patent Application 96 16065, filed Dec. 20, 1996. |
Patent Abstracts of Japan, vol. 95, No. 1, Feb. 28, 1995 & JP-A-06 291262 (Sony Corp.). |
Scharf, B.: “BICMOS Process Design For Mixed-Signal Applications” May 10, 1992, Proceedings Of The International Symposium on Circuits and Systems, San Diego, May 10-13, 1992, vol. 6 of 6, pp. 2683-2686, Institute of Electrical and Electronics Engineers. |